# 74F27 Triple 3-Input NOR Gate

#### **General Description**

FAIRCHILD

SEMICONDUCTOR

This device contains three independent gates, each of which performs the logic NOR function.

## **Ordering Code:**

| Order Number | Package Number | r Package Description                                                       |  |  |  |  |  |
|--------------|----------------|-----------------------------------------------------------------------------|--|--|--|--|--|
| 74F27SC      | M14A           | 14-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-120, 0.150 Narrow |  |  |  |  |  |
| 74F27SJ      | M14D           | 14-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide               |  |  |  |  |  |
| 74F27PC      | N14A           | 14-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide       |  |  |  |  |  |

Devices also available in Tape and Reel. Specify by appending the suffix letter "X" to the ordering code.

#### Logic Symbol



## **Connection Diagram**



# **Unit Loading/Fan Out**

|                                                  | Description  | U.L.     | Input I <sub>IH</sub> /I <sub>IL</sub>  |  |
|--------------------------------------------------|--------------|----------|-----------------------------------------|--|
| Pin Names                                        | Description  | HIGH/LOW | Output I <sub>OH</sub> /I <sub>OL</sub> |  |
| A <sub>n</sub> , B <sub>n</sub> , C <sub>n</sub> | Data Inputs  | 1.0/1.0  | 20 µA/-0.6 mA                           |  |
| Ōn                                               | Data Outputs | 50/33.3  | -1 mA/20 mA                             |  |

#### **Function Table**

|                | Inputs         |    |    |  |  |
|----------------|----------------|----|----|--|--|
| A <sub>n</sub> | B <sub>n</sub> | Cn | Ōn |  |  |
| L              | L              | L  | Н  |  |  |
| х              | Х              | Н  | L  |  |  |
| х              | н              | Х  | L  |  |  |
| н              | х              | Х  | L  |  |  |

H = HIGH Voltage Level L = LOW Voltage Level X = Immaterial



© 2000 Fairchild Semiconductor Corporation DS009539

74F27

#### Absolute Maximum Ratings(Note 1)

| Storage Temperature                         | -65°C to +150°C                                   |
|---------------------------------------------|---------------------------------------------------|
| Ambient Temperature under Bias              | $-55^{\circ}C$ to $+125^{\circ}C$                 |
| Junction Temperature under Bias             | -55°C to +150°C                                   |
| V <sub>CC</sub> Pin Potential to Ground Pin | -0.5V to +7.0V                                    |
| Input Voltage (Note 2)                      | -0.5V to +7.0V                                    |
| Input Current (Note 2)                      | -30 mA to +5.0 mA                                 |
| Voltage Applied to Output                   |                                                   |
| in HIGH State (with $V_{CC} = 0V$ )         |                                                   |
| Standard Output                             | –0.5V to $V_{\mbox{\scriptsize CC}}$              |
| 3-STATE Output                              | -0.5V to +5.5V                                    |
| Current Applied to Output                   |                                                   |
| in LOW State (Max)                          | twice the rated $I_{OL} \left( \text{mA} \right)$ |

#### **Recommended Operating** Conditions

| Free Air Ambient | Temperature |
|------------------|-------------|
| Supply Voltage   |             |

 $0^{\circ}C$  to  $+70^{\circ}C$ +4.5V to +5.5V

Note 1: Absolute maximum ratings are values beyond which the device -0.5V to V<sub>CC</sub> may be damaged or have its useful life impaired. Functional operation under these conditions is not implied.

Note 2: Either voltage limit or current limit is sufficient to protect inputs.

### **DC Electrical Characteristics**

| Symbol           | Parameter                    |                     | Parameter |     | Min  | Тур | Max   | Max Units                   |  | Conditions |  |
|------------------|------------------------------|---------------------|-----------|-----|------|-----|-------|-----------------------------|--|------------|--|
| VIH              | Input HIGH Voltage           |                     | 2.0       |     |      | V   |       | Recognized as a HIGH Signal |  |            |  |
| V <sub>IL</sub>  | Input LOW Voltage            |                     |           |     | 0.8  | V   |       | Recognized as a LOW Signal  |  |            |  |
| V <sub>CD</sub>  | Input Clamp Diode Voltage    | е                   |           |     | -1.2 | V   | Min   | I <sub>IN</sub> = -18 mA    |  |            |  |
| V <sub>OH</sub>  | Output HIGH                  | 10% V <sub>CC</sub> | 2.5       |     |      | v   | Min   | I <sub>OH</sub> = -1 mA     |  |            |  |
|                  | Voltage                      | 5% V <sub>CC</sub>  | 2.7       |     |      | v   | WIIII | $I_{OH} = -1 \text{ mA}$    |  |            |  |
| V <sub>OL</sub>  | Output LOW Voltage           | 10% V <sub>CC</sub> |           |     | 0.5  | V   | Min   | I <sub>OL</sub> = 20 mA     |  |            |  |
| I <sub>IH</sub>  | Input HIGH Current           |                     |           |     | 5.0  | μA  | Max   | V <sub>IN</sub> = 2.7V      |  |            |  |
| I <sub>BVI</sub> | Input HIGH Current           |                     |           |     | 7.0  | μA  | Max   | V <sub>IN</sub> = 7.0V      |  |            |  |
|                  | Breakdown Test               |                     |           |     | 7.0  | μΛ  | IVIAA | VIN - 7.0V                  |  |            |  |
| ICEX             | Output HIGH                  |                     |           |     | 50   | μA  | Max   | $V_{OUT} = V_{CC}$          |  |            |  |
|                  | Leakage Current              |                     |           |     | 50   | μΛ  | IVIAX | VOUT - VCC                  |  |            |  |
| V <sub>ID</sub>  | Input Leakage                |                     | 4.75      |     |      | V 0 | 0.0   | I <sub>ID</sub> = 1.9 μA    |  |            |  |
|                  | Test                         |                     | 4.75      |     |      | v   |       | All Other Pins Grounded     |  |            |  |
| I <sub>OD</sub>  | Output Leakage               | Output Leakage      |           |     | 3.75 | μA  | 0.0   | V <sub>IOD</sub> = 150 mV   |  |            |  |
|                  | Circuit Current              |                     |           |     | 3.75 | μΛ  | 0.0   | All Other Pins Grounded     |  |            |  |
| I <sub>IL</sub>  | Input LOW Current            |                     |           |     | -0.6 | mA  | Max   | V <sub>IN</sub> = 0.5V      |  |            |  |
| I <sub>OS</sub>  | Output Short-Circuit Current |                     | -60       |     | -150 | mA  | Max   | V <sub>OUT</sub> = 0V       |  |            |  |
| I <sub>CCH</sub> | Power Supply Current         |                     |           | 4.0 | 5.5  | mA  | Max   | V <sub>O</sub> = HIGH       |  |            |  |
| I <sub>CCL</sub> | Power Supply Current         |                     |           | 8.7 | 12.0 | mA  | Max   | $V_{O} = LOW$               |  |            |  |

#### **AC Electrical Characteristics**

| Symbol           | Parameter         | $T_{A} = +25^{\circ}C$ $V_{CC} = +5.0V$ $C_{L} = 50 \text{ pF}$ |     |     | $T_{A} = 0^{\circ}C \text{ to } +70^{\circ}C$ $V_{CC} = +5.0V$ $C_{L} = 50 \text{ pF}$ |     | Units |
|------------------|-------------------|-----------------------------------------------------------------|-----|-----|----------------------------------------------------------------------------------------|-----|-------|
|                  |                   | Min                                                             | Тур | Max | Min                                                                                    | Max |       |
| t <sub>PLH</sub> | Propagation Delay | 2.0                                                             | 3.8 | 6.0 | 1.5                                                                                    | 6.5 | ns    |
| t <sub>PHL</sub> |                   | 1.0                                                             | 2.6 | 4.0 | 1.0                                                                                    | 4.5 | 115   |







74F27 Triple 3-Input NOR Gate