# UBA2074(A) High Voltage Full-bridge control IC for CCFL backlighting Rev. 02.0 — February 2007 Preliminary data sheet

# 1. General description

The UBA2074 is a high voltage IC intended to drive Cold Cathode Fluorescent Lamps (CCFLs) for back-lighting applications. The IC contains level-shifters, bootstrap diodes and drivers for the external full-bridge power switches.

Furthermore, the UBA2074 has a build-in HF oscillator which determines the operating frequency, a phase shift controller for obtaining constant lamp current, and a PWM generator which is used to set the brightness level of the CCFLs.

Multiple inverters can be synchronized to a single operating frequency, while maintaining constant lamp current. Also, PWM dimming can be synchronized by either using the internal PWM generator, or by using an externally applied PWM signal.

The UBA2074 is designed to operate in a very wide inverter supply voltage range. The IC can be configured to be supplied directly from a low voltage supply up to 30 V DC. The fullbridge voltage can range up to 550V.

The A-version has no hardswitching protection in order to suit medium voltage (e.g 60V) full bridge systems.

## 2. Features

Suitable for operating in a very wide inverter supply voltage range (up to 550 V DC for SO28 package, up to 225 V for SSOP28 package)

Wide IC supply voltage range (9 V to 30 V DC)

Suitable for synchronizing multiple inverters to a single operating frequency with equal lamp current phase

Adjustable maximum fault timing

Integrated level-shifters

Integrated bootstrap diodes

Lamp current control

Over-voltage control

Over-current protection

Ignition failure detection

Hard-switching control (not in the A-version)

Arcing detection

Brightness level adjustment through PWM dimming

Integrated PWM generator



# High Voltage Full-bridge control IC for CCFL backlighting

# **Applications**

LCD-backlighting, including LCD-TV and LCD-Monitor applications. The IC is intended to drive and control a full-bridge inverter with resonant load circuit for CCFLs, but can also drive an array of External Electrode Fluorescent Lamps (EEFLs).

# **Ordering information**

Table 1: **Ordering information** 

| Type number | Package |                                                                   |          |  |  |  |  |
|-------------|---------|-------------------------------------------------------------------|----------|--|--|--|--|
|             | Name    | Description                                                       | Version  |  |  |  |  |
| UBA2074T    | SO28    | plastic small outline package; 28 leads; body width 7.5 mm        | SOT136-1 |  |  |  |  |
| UBA2074TS   | SSOP28  | plastic shrink small outline package; 28 leads; body width 5.3 mm | SOT341-1 |  |  |  |  |
| UBA2074AT   | SO28    | plastic small outline package; 28 leads; body width 7.5 mm        | SOT136-1 |  |  |  |  |
| UBA2074ATS  | SSOP28  | plastic shrink small outline package; 28 leads; body width 5.3 mm | SOT341-1 |  |  |  |  |

# **Block diagram**



# 6. Pinning information

# 6.1 Pinning



Fig 2. Pin assignment SO28 and SSOP28 package (top view)

# 6.2 Pin description

Table 2: Pin description

| Symbol | Pin | Description                    | Function                                                                                                                                                  |
|--------|-----|--------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
| IFB    | 1   | current feedback input.        | Input signal for the lamp current control loop. Should be connected to a voltage proportional to the lamp current.                                        |
| CIFB   | 2   | current regulation capacitor.  | A capacitor must be connected between this pin and the signal ground. It sets the time constant of the lamp current control loop.                         |
| VFB    | 3   | voltage feedback input         | Input signal for the voltage control loop. Should be connected to a voltage proportional to the transformer output voltage                                |
| CVFB   | 4   | voltage regulation capacitor   | A capacitor must be connected between this pin and the signal ground. It sets the time constant of the voltage control loop.                              |
| IREF   | 5   | reference current output       | A $33k\Omega$ resistor must be connected between this pin and the signal ground. The IC uses it to make accurate internal currents.                       |
| СТ     | 6   | fault timing capacitor         | A capacitor must be connected between this pin and the signal ground. It sets the time that a fault condition is allowed before the IC shuts itself down. |
| SGND   | 7   | signal ground                  |                                                                                                                                                           |
| CF     | 8   | HF-oscillator timing capacitor | A capacitor must be connected between this pin and the signal ground. It sets the minimum switching frequency of the full bridge.                         |



Table 2: Pin description ...continued

| NXP Ser    | nico | nductors                           | UBA2074(A)                                                                                                                                                                                                                                                               |
|------------|------|------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <b>T</b> 0 | D: . |                                    | High Voltage Full-bridge control IC for CCFL backlighting                                                                                                                                                                                                                |
| Table 2:   |      | escriptioncontinued                | <u> </u>                                                                                                                                                                                                                                                                 |
| Symbol     | Pin  | Description                        | Function                                                                                                                                                                                                                                                                 |
| CSWP       | 9    | phase-shift sweep capacitor        | A capacitor must be connected between this pin and the signal ground. It sets the time in which the phase difference between bridge halve A and bridge halve B is swept down from regulation level to zero or swept up from zero to regulation level during PWM dimming. |
| CPWM       | 10   | PWM timing capacitor               | If a capacitor is connected between this pin and the signal ground, it sets the frequency of the PWM oscillator.                                                                                                                                                         |
|            |      |                                    | If this pin is connected to signal ground the internal PWM oscillator is disabled.                                                                                                                                                                                       |
| SYNC       | 11   | synchronization input/output       | By connecting this pin to the SYNC-pins of other ICs, they can synchronise their hf-oscillators. Also the IC can synchronise to an external pulse source connected to this pin.                                                                                          |
| nonFAULT   | 12   | status signal<br>input/output      | The IC signals a fault condition to an external circuit by pulling this pin low and external circuits can also signal a fault condition to the IC by pulling this pin low.                                                                                               |
| PWMa       | 13   | analog PWM dimming input           | The dutycycle of the internally generated PWM signal is proportional to the voltage on this pin.                                                                                                                                                                         |
| PMWd       | 14   | digital PWM dimming input/output   | Digital output of internally generated PWM signal if a capacitor is connected to the CPWM-pin.                                                                                                                                                                           |
|            |      |                                    | Digital input of PWM signal if the CPWM-pin is connected to signal ground.                                                                                                                                                                                               |
|            |      |                                    | Note that the signal on the PWMd-pin is active low, so low voltage on the PWMd-pin means lamps are on.                                                                                                                                                                   |
| GHB        | 15   | high-side driver output B          | Gate connection of the high side power switch of full bridge halve B                                                                                                                                                                                                     |
| FSB        | 16   | floating supply output B           | A buffer capacitor must be connected between this pin and the SHB-pin. This capacitor is charged when the low side switch B is on and supplies the high side driver B.                                                                                                   |
| SHB        | 17   | high-side source connection B      | Return for high side gate driver B. Must be connected to the source of the high side power switch of full bridge halve B.                                                                                                                                                |
| NC         | 18   | not connected                      | HV spacer pin                                                                                                                                                                                                                                                            |
| EN         | 19   | chip enable input                  | A low voltage on this pin will reset and shutt down the IC                                                                                                                                                                                                               |
| VDC        | 20   | IC low-voltage supply input        | IC supply                                                                                                                                                                                                                                                                |
| VDD        | 21   | regulated 12 V supply output/input | A buffer capacitor must be connected between this pin and power ground                                                                                                                                                                                                   |
| GLB        | 22   | low-side driver output B           | Gate connection of the low side power switch of full bridge halve B                                                                                                                                                                                                      |
| PGND       | 23   | power ground                       | return for low side drivers A and B                                                                                                                                                                                                                                      |
| GLA        | 24   | low-side driver output A           | Gate connection of the low side power switch of full bridge halve A                                                                                                                                                                                                      |
| NC         | 25   | not connected                      | HV spacer pin                                                                                                                                                                                                                                                            |
| SHA        | 26   | high-side source connection A      | Return for high side gate driver A. Must be connected to the source of the high side power switch of full bridge halve A.                                                                                                                                                |
| FSA        | 27   | floating supply output A           | A buffer capacitor must be connected between this pin and the SHA-pin. This capacitor is charged when the low side switch A is on and supplies the high side driver A.                                                                                                   |
| GHA        | 28   | high-side driver output A          | Gate connection of the high side power switch of full bridge halve A                                                                                                                                                                                                     |

# **Functional description**

The UBA2074 is designed to drive a full-bridge inverter with resonant load. The load consists typically of transformers with CCFLs. Two parameters are used by the UBA2074 to control the switches of the full-bridge inverter: the phase shift and the switching frequency.

The two full bridge halves A and B (Figure 3) always operate at the same switching frequency. The frequency is used to control transformer output voltage during the first ignition of the lamps. The phase difference between the full-bridge halves A and B voltages (V<sub>A</sub> and V<sub>B</sub>) controls the lamp current, as this determines the rms value of the full-bridge inverter voltage V<sub>A</sub> - V<sub>B</sub> (Figure 4).





#### High Voltage Full-bridge control IC for CCFL backligh

# 7.1 IC Supply

The IC can be supplied in two ways, as illustrated in Figure 5. The voltage at the VDC pin at which the IC starts up and stops, non-overlap time and minimum phase shift during PWM dimming depend on the this supply configuration.



In the low voltage configuration the VDC pin is connected to an external supply with a voltage of 9 V to 30 V. The VDD-pin is only connected to a buffer capacitor. The VDD-pin acts as a regulated 12 V output, from which the gate drivers are supplied.

In the **high voltage configuration** the VDC-pin is connected to the VDD-pin. Both pins are supplied with a start-up current source and an auxiliary supply. The auxiliary supply is made by the inverter itself using an auxiliary winding on the lamp transformer or a dV/dt supply. To start up a current source of minimal I<sub>supply(hy,start)</sub> is needed. At start-up the IC is supplied by a buffer capacitor (C1 in Figure 5) until the auxiliary supply is settled. The start-up current source may be a resistor connected to the inverter supply voltage if that has a high enough voltage. The auxiliary supply must not exceed the maximum voltage allowed on the VDD-pin as stated in Table 3 and has to be above V<sub>VDC(stop-high)</sub>.

#### 7.2 VDD clamp

Preliminary data sheet

In the high voltage configuration, when the IC is disabled (EN-pin low) or in the stop state, the VDD clamp is activated. The VDD clamp is always disconnected when the IC is supplied in low voltage configuration.

The VDD clamp is an internal active zener of V<sub>VDD(clamp)</sub> (see Table 5) connected to the VDD-pin. It prevents the start up current source from charging the supply buffer capacitor to a too high voltage. The current supplied by the start up current source must always be below the maximum internal zener clamp current as stated in Table 3. To prevent damage to the IC, in the high voltage configuration, the IC should not be supplied directly by a low impedance voltage source.

# 7.3 Start-up and Under-Voltage Lock-Out (UVLO)

The start and stop voltage levels on the VDC-pin depent on the way the IC is supplied:

In the low voltage configuration, the IC starts up at  $V_{VDC(start-low)}$  and locks out (stops oscillating) when the voltage on the VDC-pin drops below  $V_{DC(stop-low)}$ .

In the high voltage configuration, the IC starts up at  $V_{VDC(start-high)}$  and locks out (stops oscillating) when the voltage on the VDC-pin drops below  $V_{VDC(stop-high)}$ .

#### 7.4 Enable

The UBA2074 is put in standby when the voltage on the EN-pin comes below  $V_{\text{EN(low)}}$  (see Table 5). The IC will stop oscillating, and most of the internal circuits will shut down. However, in low voltage configuration, the internal linear regulator between VDC and VDD will remain active, but with reduced current supply capability. All internal signals are reset when the EN-pin is low.

When the voltage on the EN-pin comes above V<sub>EN(high)</sub> the IC will start up again.

# 7.5 Lamp (re-)ignition

The IC starts at its maximum switching frequency  $F_{s(max)}$ . First the capacitors at the CIFB-pin and CSWP-pin are charged (setting the phase shift between the two bridge halves to maximum). Then the frequency is swept down to the minimum frequency  $F_{s(min)}$  (see <u>Figure 7</u>). During this initial ignition frequency sweep the lamp voltage will increase as the frequency comes closer to the resonant frequency of the unloaded resonance circuit. Once the ignition voltage  $V_{ign}$  is reached, the lamps will ignite and the lamp voltage will drop to the voltage of the loaded resonance curve.



Advantage of the sweep rather then a fixed ignition frequency is that sensitivity for spread in resonance frequency is much lower.

Once the lamps are ignited the frequency sweep down continues, gradually increasing the lamp current (the resonance circuit should now still be inductive, so current increases as frequency drops) untill the current regulation level is reached and the current regulation loop starts decreasing the phase shift between the bridge halves in order to keep the lamp current constant. If the current regulation loop cannot decrease the phase shift fast enough to counteract the frequency sweep down, then the frequency sweep is slowed down. Once the frequency has reached Fs(min), synchronisation and PWM dimming are enabled (See Figure 7).

Initial ignition frequency sweep and PWM-generator are not synchronised, and once the frequency sweep is finished PWM dimming can start anywhere in its cycle.



During PWM dimming the switching frequency is constant. Only the phase shift is swept from its regulated value to its minimum value and back. The phase shift sweep has to provide re-ignition of the lamps, therefor the unloaded resonance curve of Figure 6 has to be high enough at the normal operation switching frequency (which is either Fs(min) or the synchronised switching frequency fsync.

The voltage at the CVFB-pin is inverse proportional to the switching frequency, (see Figure 8). The voltage at the CVFB-pin is clamped at the voltage V<sub>CVFB(range)</sub> were the switching frequency is Fs(min).

The voltage at the CSWP-pin is proportional to the phase shift (see Figure 8). The voltage at the CSWP-pin is clamped at the low side at V<sub>CSWP(Iclamp)</sub> and at the high side at V<sub>CIFB</sub>. Because V<sub>CIFB</sub> is clamped at V<sub>CIFB(hclamp)</sub>, V<sub>CSWP</sub> is also clamped.



# 7.6 Lamp current control

The lamp current control is active during the initial ignition frequency sweep and when the lamps are on. It is disabled during the time within a PWM dim cycle that the lamps are off.

An (AC or DC) voltage representing the lamp current, usually the voltage across an external sense resistor, is to be connected to the IFB-pin. This voltage is internally double-side rectified (DSR), and compared to a reference level V<sub>IFB(rea)</sub> by an operational transconductance amplifier (OTA), as shown in Figure 9.

When the current is being regulated, switches S1 and S2 (see Figure 9) are closed (conducting). The output current of the OTA is fed into capacitor C1, which is connected to the CIFB-pin. The voltage across this capacitor is copied into capacitor C2, which is connected to the CSWP-pin. The voltage on the CSWP-pin controls the phase shift.



UBA2074(A) © NXP B.V. 2007. All rights reserved. Rev. 02.0 — February 2007

# 7.7 PWM dimming

During the time within a PWM dim cycle that the lamps are off, switches S1 and S2 are opened (non-conducting). In this way the regulation level is stored in C1 when the current regulation loop is opened (see Figure 9).

After the regulation loop is opened, C2 is discharged (the voltage on the CSWP-pin is swept down) to switch off the lamps, and charged again to turn the lamps on again. The lamps on versus off time is determined by the signal on the PWMd-pin (low = lamps on).

The minimum phase difference between the bridge halves during the lamps off period of each PWM cycle is  $\Delta \phi_{(min,lv)}$  in low voltage configuration and  $\Delta \phi_{(min,hv)}$  in high voltage configuration.  $\Delta\phi_{(min,hv)}$ > $\Delta\phi_{(min,lv)}$  because of the need to keep commutation current for zero voltage switching at high bridge voltages.

During the PWM lamps off period the phase shift level at which the lamp current was in regulation is preserved in the capacitor connected to the CIFB-pin (C1 in Figure 9). Switches S1 and S2 are closed (conducting) again when the voltage on the CSWP-pin has reached the voltage on the CIFB-pin again.

The phase shift sweep speed is determined by the capacitor connected to the CSWP-pin (C2 in Figure 9). The real lamp light output will be slightly less then the PWMd signal duty cycle because of the phase shift sweep time (see Figure 10). When the lamp-on time is too short to sweep up the voltage on the CSWP-pin, the IC will wait until the CSWP voltage has actually reached the current control level before sweeping down again. This prevents that the lamps go out completely when deep dimming is combined with a too large capacitor at the CSWP-pin.



Three pins are available to configure the internal PWM generator: the CPWM-, PWMa-, and the PWMD-pin. The two possible PWM configurations are shown in Figure 11. In the analog or master mode the internal PWM generator is active and generating the PWM signal. This signal is put on the PWMd-pin, which is automatically configured as an output. The minimum dutycycle of the internal PWM generator is limited to D<sub>PWM(min.intern)</sub>.

When the CPWM-pin is connected to ground, the IC is put in digital or slave mode. The PWMd-pin is then an input and the IC uses the PWM signal provided on the PWMd-pin.



The signal on the PWMd-pin is active low. A voltage below V<sub>PWMD(low)</sub> on the pin will turn the lamps on and a voltage above V<sub>PWMD(high)</sub> will turn the lamps off.



PWM dimming of multiple ICs can be synchronised by configuring one IC as master and the others as slaves and connecting all PWMd-pins together.

PWM dimming is only enabled in normal mode, when no fault condition excists. The only exception is when an external detected fault condition is entered via the nonFAULT-pin. then PWM dimming remains active (see Figure 17).

## 7.8 HF synchronization of inverters

There are two ways to sychronize one inverter or multiple inverters to a single operating frequency.

The first way is to apply an external signal to all control ICs through the SYNC-pin, see Figure 12. All inverters will lock to the external signal frequency in a PLL-type of way.

The frequency of the external signal has to be above the minimum switching frequencies of all ICs.



The second way consists of interconnecting all inverters through the SYNC-pin, see Figure 13. In this case all inverters will lock to the highest of the minimum switching frequencies of all ICs in a PLL-type of way.





For both synchronisation methods the waveform of the voltage on the SYNC pins looks like Figure 14 (tsync(period) = 1/Fsync).



Both synchronisation methods will also lock all inverters in phase. All the full bridge voltages will all be exactly in phase, even if the (regulated) phase difference between outputs A and B of each IC is not the same. In this way, all lamps in a multi inverter system are running at the same frequency and with equal lamp current phase, as illustrated in Figure 15.

Synchronisation is only enabled in normal mode, when no fault condition excists. The only exception is when an external detected fault condition is entered via the nonFAULT-pin, then synchronisation remains active (see Figure 17).



#### 7.9 The fault timer

The fault timer provides a delay inbetween the detection of a fault and the shut down of the IC (enter STOP-state). Its time  $T_{fault(timeout)}$  is proportional to the capacitor connected to the CT-pin.

Any fault condition will start the timer. When the timer is activated, the capacitor at the CT-pin will be alternatingly charged and discharged (see Figure 16). These cycles are being counted by a four bit counter. After one cycle (the fault signalling delay  $T_{fault(delay)}$ ) the nonFAULT-pin is activated (pulled low), to signal to any external circuit that there is a fault detected and the IC will stop if that fault continues. After 15 cycles is the fault time-out period  $T_{fault(timeout)}$  reached, and the IC will enter STOP-state.

If the fault timer is inactive, the CT-pin voltage is one Vbe ( $\cong 0.7$ V). The CT-timer has a protection that prevents the IC to start-up if the CT-pin is shorted to GND.



# 7.10 Protections

All fault conditions and how they are processed in the IC can be found in Figure 17. The hardswitching is not present in the A-version.

The UBA2074 includes internal over voltage (OV), overcurrent (OC), bad contact or arcing (ARC), ignition failure (IF) and hard switching (HS)1 protections. There is also one pin (the nonFAULT-pin) which provides bidirectional fault signalling to and from any external circuit. Via this pin a lamp short detection or over temperature detection or such can be added.



In the next sections each fault protection function will be explained.

Preliminary data sheet

© NXP B.V. 2007. All rights reserved.

15 of 33

Not present in the UBA2074A.

# 7.10.1 Over voltage protection

The over voltage protection circuit is intended to prevent the transformer output voltage from exceeding its maximum rating. It can also be used to regulate the output voltage to the required lamp ignition voltage.

When the voltage on the VFB-pin exceeds the OV reference level V<sub>VFB(ovref)</sub>, over voltage is detected. As result PWM dimming and synchronisation are disabled and the fault timer is started. Also the capacitor connected to the CVFB-pin is discharged (by I<sub>CVFB(pv)</sub>). When the voltage at the VFB-pin drops below the OV reference level, the CVFB capacitor is charged (by I<sub>CVFB(charge)</sub>) again.and the output voltage of the transformer will increase again. Because the charging and discharging of the CVFB capacitor follows the ripple on the VFB voltage, the feedback gain of the voltage control loop is set by the ripple on the feedback signal.

If CVFB is more discharged then charged (over a hf cycle) then the CVFB voltage will drop, and the switching frequency increase. As a result the output voltage of the transformer will decrease<sup>2</sup>. When this happens the current control loop is froozen (switch S1 of Figure 9 is opened (non-conducting), so the regulation level stored in C1 cannot be changed by the current regulation loop) in order to prevent the frequency increase being compensated by a phase shift difference increase by the current control.

An internal latch makes the OV fault signal continuesly high even if the voltage at the VFB-pin only exceeds VVFB(ovref) during part of the output period. So the peak of the voltage on the VFB-pin determines if an over voltage fault condition is seen. In order to avoid that OV fault condition at the nominal switching frequency (with the lamps operating normally), the voltage ripple on the VFB-pin must not be too large.

The voltage at CVFB is limited by the oscillator circuit to V<sub>CVFB(range)</sub> when the minimum switching frequency F<sub>s(min)</sub> is reached. This ensures an immediate frequency increase capability at over voltage detection.

#### 7.10.2 Over current detection

When the absolute value<sup>3</sup> of the voltage across the current sense resistor (connected to the IFB-pin) exceeds the OC reference level V<sub>IFB(ocref)</sub>, over-current is detected. As result PWM dimming and synchronisation are disabled and the fault timer is started.

#### 7.10.3 Arcing detection

If arcing occurs, for instance due to a bad lamp connection, it causes repetitive short current spikes that can be seen as voltage spikes at the IFB input<sup>4</sup>. The arcing detection circuit is directly connected to the IFB-pin, so it can only see spikes with a positive polarity. Usually that will be sufficient. It can detect spikes with amplitude above V<sub>IFB(arcref)</sub> and a duration longer then T<sub>SPIKE(min)</sub>. Each spike will trigger an internal one-shot, which signals to the control circuits that arcing has been detected. If this happens PWM dimming and synchronisation are disabled, and the fault timer is started.

#### 7.10.4 Hard switching protection

The hard switching protection is not present in the A-version.

Preliminary data sheet

16 of 33

<sup>2.</sup> Presuming that the effective full bridge load impedance is in inductive region.

The OC comparator is behind the double side rectifier at the IFB-pin

Provided that the current sensing circuit is simple sense resistor only.

Preliminary data sheet

Downloaded from Elcodis.com electronic components distributor



17 of 33

# High Voltage Full-bridge control IC for CCFL backlighting

The UBA2074 is capable of driving a full bridge at a higher voltage then its own supply voltage. A special feature is included to accomodate applications where zero voltage switching becomes important. The design of the resonant load determines if zero voltage switching occurs during normal operation. To prevent overheating of the external power switches of the full bridge due to high switching losses in case of any abnormal condition, the hard-switching of both half-bridge voltages is monitored internally. At the moment the high side switch is turned on, the voltage step at the SH-pin is measured. If it is above VHS(thresshold) then PWM dimming and synchronisation are disabled and the fault timer is started. Also the frequency is increased by discharging the capacitor at the CVFB pin (by ICVFB(hs)).

### 7.10.5 Ignition Failure (IF)

When the current control loop comes close to its regulation point, the lamps are presumed to be on (ignited). This is when the average double side rectified IFB-pin voltage is above V<sub>IFB(lampon)</sub>. If the lamps are not on when the ignition sweep is finished (switching frequency has reached F<sub>S(min)</sub>), then an ignition failure is detected, PWM dimming and synchronisation are disabled and the fault timer is started.

# 7.10.6 The nonFAULT-pin

The nonFAULT-pin provides bidirectional signalling of the fault status between the IC and any external circuit. When no fault is detected, the voltage on the pin is pulled high by an internal current source.

An external circuit can signal to the IC that a fault has been detected by pulling down the pin. The IC will detect the current drawn from the pin and start the fault timer. To prevent interference with the PWM dimming, the IC will only look at the nonFAULT pin during the period that the lamp current regulation loop is closed (VCSWP=VCIFB).

When the IC detects a fault internal (as in Section 7.10.1 to Section 7.10.5), it signals this via the nonFAULT pin by pulling the pin down. In this case the IC can not see anymore if there's an external detected fault, but that's no problem, because the faulttimer is then already running.



The signal from the IC is a voltage signal and the signal to the IC is a current signal. In this way a driving conflict is prevented. Also it leaves the possibility for the outside world to see the signal from the IC even while a fault condition is being signalled to the IC in the mean time, as illustrated in Figure 19.



# 7.11 High- and low-side drivers

The four drivers are identical. The output of each driver is connected to the equivalent gate of an external power MOSFET. The bootstrap capacitors are charged from the VDD voltage when the low-side power MOSFETs are turned on, and they supply the high-side drivers. The VDD voltage directly supplies the low-side drivers. Current sourcing capability and the on-resistance of the drivers can be found in Table 5.

# 7.12 Non overlap

For each half bridge a delay is made between the switching-off of the external high side power transistor and the switching-on of the external low side power transistor and the other way round. The duration of this so called 'non-overlap' time  $(T_{NONOV})$  can be selected via the supply configuration (see Figure 5). When the IC is in high voltage configuration the non-overlap time is longer  $(T_{nonov(hv)})$  then when the IC is in low voltage configuration  $(T_{nonov(lv)})$ . This because commutation takes longer at high bridge voltages.

# 8. Limiting values

Table 3: Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134). All voltages are measured with respect to signal ground (pin 7); positive currents flow into the chip. The voltage ratings are valid provided other ratings are not violated.

| Symbol                                                           | Parameter                                             | Conditions                                          | Min                      | Max       | Unit |
|------------------------------------------------------------------|-------------------------------------------------------|-----------------------------------------------------|--------------------------|-----------|------|
| General                                                          |                                                       |                                                     |                          |           |      |
| R <sub>IREF</sub>                                                | reference resistor value on pin IREF                  |                                                     | 30                       | 36        | kΩ   |
| SR                                                               | slew rate on pins FSA, FSB,<br>GHA, GHB, SHA, and SHB |                                                     | -4                       | +4        | V/ns |
| T <sub>amb</sub>                                                 | ambient temperature                                   |                                                     | -25                      | +100      | °C   |
| T <sub>j</sub>                                                   | junction temperature                                  |                                                     | -25                      | +125      | °C   |
| T <sub>stg</sub>                                                 | storage temperature                                   |                                                     | -55                      | +150      | °C   |
| Voltages                                                         |                                                       |                                                     |                          |           |      |
| V <sub>FSA</sub> , V <sub>FSB</sub>                              | voltage on pins FSA and FSB                           | continuous                                          | 0                        | +570      | V    |
|                                                                  |                                                       | t < 0.5 s                                           | 0                        | +630      | V    |
|                                                                  |                                                       | with respect to V <sub>SHA</sub> , V <sub>SHB</sub> | -0.3                     | +14       | V    |
| V <sub>VDD</sub> , V <sub>EN</sub>                               | voltage on pins VDD and EN                            |                                                     | -0.3                     | +14       | V    |
| V <sub>GLA</sub> , V <sub>GLB</sub>                              | voltage on pins GLA and GLB                           |                                                     | -0.3                     | $V_{VDD}$ | V    |
| $V_{GHA}$                                                        | voltage on pins GHA                                   |                                                     | V <sub>SHA</sub><br>-0.3 | $V_{FSA}$ | V    |
| $V_{GHB}$                                                        | voltage on pins GHB                                   |                                                     | V <sub>SHB</sub><br>-0.3 | $V_{FSB}$ | V    |
| $V_{PGND}$                                                       | voltage on pin PGND                                   |                                                     | 0                        | 0         | V    |
| $V_{VDC}$                                                        | voltage on pin VDC                                    |                                                     | -0.3                     | +30       | V    |
| V <sub>PWMa</sub> , V <sub>PWMd</sub> ,<br>V <sub>nonFAULT</sub> | voltage on pins PWMa, PWMd and nonFAULT               |                                                     | -0.1                     | +5        | V    |
| $V_{VFB}$                                                        | voltage on pin VFB                                    | continuous                                          | -0.1                     | +5        | V    |
|                                                                  |                                                       | t<1ms                                               | -0.1                     | +8        | V    |
| $V_{IFB}$                                                        | voltage on pin IFB                                    | continuous                                          | -5                       | +5        | V    |
|                                                                  |                                                       | t<100μs                                             | -9                       | +9        | V    |
| Currents                                                         |                                                       |                                                     |                          |           |      |
| $I_{VDD}$                                                        | clamp current on pin VDD                              | in high voltage configuration when                  | -                        | 5         | mA   |

Table 3: Limiting values ...continued

| n accordance     |                              | ting System (IEC 60134). All voltages are me<br>hip. The voltage ratings are valid provided o               |      |      |      |
|------------------|------------------------------|-------------------------------------------------------------------------------------------------------------|------|------|------|
| Symbol           | Parameter                    | Conditions                                                                                                  | Min  | Max  | Unit |
| V <sub>ESD</sub> | electrostatic discharge volt | age                                                                                                         |      |      | Op   |
|                  | human body model             | IFB, CIFB, VFB, CVFB, IREF, CT,<br>CF, CSWP, CPWM, SYNC,<br>nonFAULT, PWMa, PWMd, EN,<br>VDC, VDD, GLA, GLB | -2   | +2   | kV   |
|                  |                              | GHB, FSB, SHB, SHA, FSA, GHA                                                                                | -1   | +1   | kV   |
|                  | machine model                | all pins                                                                                                    | -250 | +250 | V    |
| Latchup          |                              |                                                                                                             |      |      |      |
|                  | SNW-FQ-303                   | all pins                                                                                                    |      |      |      |

# Thermal characteristics

Table 4: Thermal characteristics

| Symbol        | Parameter               | Conditions                  | Тур | Unit |
|---------------|-------------------------|-----------------------------|-----|------|
| $R_{th(j-a)}$ | thermal resistance from | in free air; SO28 package   | 68  | K/W  |
|               | junction to ambient     | in free air; SSOP28 package | 108 | K/W  |

# 10. Characteristics

#### **Characteristics**

 $T_{amb}$  = 25 °C;  $V_{VDC}$  = 15 V; VDD not connected to VDC;  $V_{EN}$ = $V_{VDD}$ ;  $C_{VDD}$ =100nF;  $R_{IREF}$  = 33 k $\Omega$  and CPWM pin connected to a capacitor, unless otherwise specified. All voltages are measured with respect to signal ground (pin 7); currents are positive when flowing into the IC.

| Symbol                        | Parameter                                                                           | Conditions                                                                         |            | Min  | Тур  | Max  | Unit |
|-------------------------------|-------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|------------|------|------|------|------|
| High voltage                  |                                                                                     |                                                                                    |            |      |      |      |      |
| l <sub>leakage</sub>          | leakage current high voltage pins                                                   | $V_{FSA}$ , $V_{FSB}$ , $V_{GHA}$ , $V_{GHB}$ , $V_{SHA}$ , and $V_{SHB}$ = 630 V; |            |      |      | 5    | μΑ   |
|                               |                                                                                     | $V_{VDC} = V_{VDD} = 0 V$                                                          |            |      |      |      |      |
| Start-up                      |                                                                                     |                                                                                    |            |      |      |      |      |
| V <sub>VDC(start-high)</sub>  | high-level start-up voltage                                                         | $V_{VDC} = V_{VDD}$                                                                |            | 11.5 | 12   | 12.5 | V    |
| V <sub>VDC(stop-high)</sub>   | high-level stop voltage                                                             | $V_{VDC}=V_{VDD}$                                                                  |            | 9.6  | 10   | 10.4 | V    |
| V <sub>VDC(hys-high)</sub>    | high-level start-stop hysteresis                                                    | $V_{VDC}=V_{VDD}$                                                                  |            | 1.8  | 2    | 2.2  | V    |
| V <sub>VDC(start-low)</sub>   | low-level start-up voltage                                                          |                                                                                    |            | 8.6  | 9    | 9.4  | V    |
| V <sub>VDC(stop-low)</sub>    | low-level stop voltage                                                              |                                                                                    |            | 7.7  | 8    | 8.3  | V    |
| V <sub>VDC(hys-low)</sub>     | low-level start-stop hysteresis                                                     |                                                                                    |            | 0.9  | 1    | 1.1  | V    |
| Supply                        |                                                                                     |                                                                                    |            |      |      |      |      |
| I <sub>supply(hv,start)</sub> | hig voltage configuration<br>start-up total supply current<br>into pins VDC and VDD | V <sub>VDC</sub> =V <sub>VDD</sub> =11V (non-oscillating)                          |            |      |      | 0.7  | mA   |
| I <sub>supply(hv,osc)</sub>   | total supply current into pins VDC and VDD                                          | V <sub>VDC</sub> =V <sub>VDD</sub> =12V; oscillating                               | [2]        |      |      | 3.5  | mA   |
| V <sub>VDD(clamp)</sub>       | VDD clamp voltage                                                                   | $V_{VDC}$ = $V_{VDD}$ , $I_{VDD}$ = 5 mA                                           | <u>[1]</u> | 11.5 | 12.6 | 13.7 | V    |



# High Voltage Full-bridge control IC for CCFL backlighting

Table 5: Characteristics ...continued

 $T_{amb}$  = 25 °C;  $V_{VDC}$  = 15 V; VDD not connected to VDC;  $V_{EN}$ = $V_{VDD}$ ;  $C_{VDD}$ =100nF;  $R_{IREF}$  = 33 k $\Omega$  and CPWM pin connected to a capacitor, unless otherwise specified. All voltages are measured with respect to signal ground (pin 7); currents are positive when flowing into the IC.

| positive when how                         | ving into the IC.                                      |                                                                                               |     |      |       |      | T    |
|-------------------------------------------|--------------------------------------------------------|-----------------------------------------------------------------------------------------------|-----|------|-------|------|------|
| Symbol                                    | Parameter                                              | Conditions                                                                                    |     | Min  | Тур   | Max  | Unit |
| I <sub>VDC(on)</sub>                      | total supply current on pin VDC                        | oscillating                                                                                   | [2] |      |       | 5    | mΑ   |
| I <sub>VDC(on)</sub>                      | total supply current on pin VDC                        | VDC=30V; oscillating                                                                          | [2] |      |       | 7.5  | mΑ   |
| I <sub>VDC(off)</sub>                     | total supply current on pin VDC                        | V <sub>EN</sub> =0V                                                                           |     |      |       | 1.5  | mΑ   |
| I <sub>VDC(off)</sub>                     | total supply current on pin VDC                        | VDC=30V; V <sub>EN</sub> =0V                                                                  |     |      |       | 2    | mΑ   |
| V <sub>VDD(reg)</sub>                     | Regulated voltage on pin VDD                           | VDC=30V; V <sub>EN</sub> =0V                                                                  |     | 11.3 | 12    | 12.7 | V    |
| $V_{VDD(reg)}$                            | Regulated voltage on pin VDD at maximum supply current | non-oscillating; I <sub>VDD</sub> =-36mA                                                      |     | 11   |       |      | V    |
| $V_{VDC}$ - $V_{VDD}$                     | Dropout voltage VDD regulator                          | VDC=10V; oscillating;                                                                         | [2] |      | 1.5   |      | V    |
| $V_{boot}$                                | voltage drop bootstrap diode                           | $I_{FSA} = I_{FSB} = 5mA$                                                                     |     |      | 1.5   |      | V    |
| Ignition                                  |                                                        |                                                                                               |     |      |       |      |      |
| F <sub>s(max)</sub> / F <sub>s(min)</sub> | VCO frequency ratio                                    |                                                                                               |     | 2.2  | 2.4   | 2.6  |      |
| V <sub>CVFB(range)</sub>                  | VCO voltage range                                      |                                                                                               |     |      | 2.5   |      | V    |
| I <sub>CVFB(charge)</sub>                 | CVFB charge current                                    | V <sub>VFB</sub> =2V, V <sub>CVFB</sub> =2V                                                   |     | -24  | -21   | -18  | μΑ   |
| Normal operatio                           | n                                                      |                                                                                               |     |      |       |      |      |
| F <sub>s(min)</sub>                       | minimum switching frequency                            | C <sub>CF</sub> = 100 pF                                                                      |     | 43.0 | 44.8  | 46.6 | kHz  |
| F <sub>s(min)</sub>                       | minimum switching frequency                            |                                                                                               |     | 10   |       | 100  | kHz  |
| $V_{IFB(reg)}$                            | current regulation reference level                     |                                                                                               |     | 1.24 | 1.32  | 1.40 | V    |
| $V_{IFB(min)}$                            | minimum voltage of lineair operating range             |                                                                                               |     |      | - 2.5 |      | V    |
| $V_{IFB(max)}$                            | maximum voltage of linear operating range              |                                                                                               |     |      | 2.5   |      | V    |
| R <sub>IFB</sub>                          | input impedance IFB pin                                | V <sub>IFB</sub> = 1V                                                                         |     |      | 40    |      | kΩ   |
| R <sub>IFB</sub>                          | input impedance IFB pin                                | V <sub>IFB</sub> = -1V                                                                        |     |      | 20    |      | kΩ   |
| K <sub>IFB</sub>                          | transconductance OTA                                   |                                                                                               |     | 13   | 16    | 19   | μΑ/  |
| Drivers                                   |                                                        |                                                                                               |     |      |       |      |      |
| I <sub>driver(source)</sub>               | sourcing current of drivers                            | $V_{GLA}$ , $V_{GLB}$ , $V_{GHA}$ , $V_{GHB}$ = 1V,<br>$V_{VDD}$ = $V_{FSA}$ = $V_{FSB}$ =12V |     | -180 | -145  | -110 | mA   |
| R <sub>driver(sink)</sub>                 | sinking resistance of drivers                          | $V_{GLA}$ , $V_{GLB}$ , $V_{GHA}$ , $V_{GHB}$ = 1V,<br>$V_{VDD}$ = $V_{FSA}$ = $V_{FSB}$ =12V |     |      |       | 7.3  | Ω    |
| T <sub>nonov</sub> (Iv)                   | non-overlap time                                       |                                                                                               |     | 0.45 | 0.55  | 0.65 | μs   |
| T <sub>nonov(hv)</sub>                    | non-overlap time                                       | V <sub>VDC</sub> =V <sub>VDD</sub>                                                            |     | 1.2  | 1.4   | 1.6  | μs   |
| PWM dimming                               |                                                        |                                                                                               |     |      |       |      |      |
| F <sub>PWM</sub>                          | PWM frequency                                          |                                                                                               |     | 100  |       | 1000 | Hz   |
| F <sub>PWM</sub>                          | PWM frequency                                          | C <sub>CPWM</sub> = 33 nF                                                                     |     | 308  | 324   | 340  | Hz   |
| $\Delta \phi_{(	ext{min,hv})}$            | minimum phase shift                                    | V <sub>VDC</sub> =V <sub>VDD</sub>                                                            |     |      | 22.5  |      | 0    |
| $\Delta \phi_{(\text{min,lv})}$           | minimum phase shift                                    |                                                                                               |     |      | 0     |      | 0    |
| <b>-</b> Ψ(min,iv)                        |                                                        |                                                                                               |     |      |       |      |      |
| $\Delta \phi_{(max)}$                     | maximum phase shift                                    | (independent of configuration)                                                                |     |      | 180   |      | 0    |

UBA2074(A) © NXP B.V. 2007. All rights reserved.

Rev. 02.0 — February 2007



Table 5: Characteristics ...continued

 $T_{amb}$  = 25 °C;  $V_{VDC}$  = 15 V; VDD not connected to VDC;  $V_{EN}$ = $V_{VDD}$ ;  $C_{VDD}$ =100nF;  $R_{IREF}$  = 33 k $\Omega$  and CPWM pin connected to a capacitor, unless otherwise specified. All voltages are measured with respect to signal ground (pin 7); currents are positive when flowing into the IC.

|                                 | •                                                    |                                                                   |     |       |       |       | 4/4/      |
|---------------------------------|------------------------------------------------------|-------------------------------------------------------------------|-----|-------|-------|-------|-----------|
| Symbol                          | Parameter                                            | Conditions                                                        |     | Min   | Тур   | Max   | Unit      |
| V <sub>CSWP(high)</sub>         | CSWP voltage resulting in $\Delta \phi_{(max)}$      |                                                                   |     |       | 3     |       | V         |
| V <sub>CIFB(hclamp)</sub>       | high CIFB clamp voltage                              |                                                                   |     |       | 3.1   |       | V         |
| V <sub>CSWP(Iclamp)</sub>       | low CSWP clamp voltage                               |                                                                   |     |       | 0.95  |       | V         |
| I <sub>CSWP(charge)</sub>       | CSWP charge current                                  |                                                                   |     | -24   | -21   | -18   | μΑ        |
| I <sub>CSWP(discharge)</sub>    | CSWP discharge current                               |                                                                   |     | 18    | 21    | 24    | μΑ        |
| R <sub>PWMa</sub>               | input impedance PWMa pin                             |                                                                   |     |       | 100   |       | $k\Omega$ |
| V <sub>PWMa(min)</sub>          | input voltage on PWMa pin for minimum PWM duty cycle |                                                                   |     |       | 1.24  |       | V         |
| V <sub>PWMa(max)</sub>          | input voltage on PWMa pin for maximum PWM duty cycle |                                                                   |     |       | 3     |       | V         |
| D <sub>PWM(min,intern)</sub>    | minimum PWM duty cycle                               |                                                                   | [3] |       | 12    |       | %         |
| D <sub>PWM(min,extern)</sub>    | minimum PWM duty cycle                               | CPWM pin connected to SGND                                        | [3] |       | 0     |       | %         |
| D <sub>PWM(max)</sub>           | maximum PWM duty cycle                               |                                                                   | [3] |       | 100   |       | %         |
| I <sub>PWMD(source)</sub>       | source capability PWMd output                        | V <sub>PWMd</sub> =3V                                             |     |       | -1    |       | mA        |
| I <sub>PWMD(sink)</sub>         | sink capability PWMd output                          | V <sub>PWMd</sub> =1V                                             |     |       | 1     |       | mA        |
| $V_{PWMD(high)}$                | logic high input level on PWMd                       |                                                                   |     |       |       | 1.7   | V         |
| V <sub>PWMD(low)</sub>          | logic low input level onPWMd                         |                                                                   |     | 0.85  |       |       | V         |
| Protections                     |                                                      |                                                                   |     |       |       |       |           |
| V <sub>VFB(ovref)</sub>         | over voltage reference level                         |                                                                   |     | 2.40  | 2.52  | 2.64  | V         |
| I <sub>CVFB(ov)</sub>           | CVFB discharge current                               | V <sub>VFB</sub> >V <sub>VFB(ovref)</sub> , V <sub>CVFB</sub> =2V |     | 18    | 21    | 24    | μΑ        |
| V <sub>HS(thresshold)</sub>     | hard-switching detection level                       | UBA2074 only                                                      |     | 30    |       |       | V         |
| I <sub>CVFB(hs)</sub>           | CVFB discharge current                               | hard switching detected, V <sub>CVFB</sub> =2V                    |     | 36    | 41    | 46    | μΑ        |
| V <sub>IFB(lampon)</sub>        | lamp on detection level                              |                                                                   |     |       | 0.9   |       | V         |
| V <sub>IFB(ocref)</sub>         | over current reference level                         |                                                                   |     | 2.65  | 3.0   | 3.3   | V         |
| V <sub>IFB(arcref)</sub>        | minimum detectable arcing spike amplitude            |                                                                   |     |       | 5     |       | V         |
| T <sub>SPIKE(min)</sub>         | minimum detectable arcing spike duration             |                                                                   |     |       | 200   |       | ns        |
| T <sub>fault(delay)</sub>       | fault output delay time                              | C <sub>CT</sub> = 100 nF                                          |     | 0.063 | 0.069 | 0.075 | S         |
| T <sub>fault(stop)</sub>        | fault stop time                                      | C <sub>CT</sub> = 100 nF                                          |     | 0.85  | 0.95  | 1.05  | S         |
| V <sub>nonFAULT(open)</sub>     | open pin voltage on nonFAULT                         |                                                                   |     | 4.7   | 5.0   | 5.3   | V         |
| $V_{nonFAULT(trigger)}$         | input trigger voltage on pin<br>nonFAULT             |                                                                   |     | 3.8   | 4.3   | 4.8   | V         |
| I <sub>nonFAULT</sub> (trigger) | input trigger current of nonFAULT pin                |                                                                   |     | -32   | -27   | -22   | μΑ        |
| I <sub>nonFAULT(3V)</sub>       | low input nonFAULT pin current                       | V <sub>nonFAULT</sub> = 3V                                        |     | -220  | -190  | -160  | μΑ        |
| I <sub>nonFAULT(short)</sub>    | short circuit current on pin nonFAULT                | $V_{nonFAULT} = 0V$                                               |     | -240  | -210  | -180  | μΑ        |

| NXP Semice                                                    |                                               | High Voltage Full-bridge co                                                                                                 | ontrol IC f | or CCF | L back  | lightin |
|---------------------------------------------------------------|-----------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|-------------|--------|---------|---------|
| Table 5: Cha                                                  | racteristicscontinued                         |                                                                                                                             |             | OPA    | SON SON |         |
| T <sub>amb</sub> = 25 °C; V <sub>\</sub><br>to a capacitor, u | <sub>VDC</sub> = 15 V; VDD not connected to V | /DC; V <sub>EN</sub> =V <sub>VDD</sub> ; C <sub>VDD</sub> =100nF; R <sub>IREF</sub><br>es are measured with respect to sign |             |        |         |         |
| Symbol                                                        | Parameter                                     | Conditions                                                                                                                  | Min         | Тур    | Max     | Unit    |
| nonFAULT(sink)                                                | maximum low output current on pin nonFAULT    | $V_{nonFAULT} = 1V$                                                                                                         | 0.75        | 1      | 1.5     | mA      |
| Chip enable lev                                               | vels                                          |                                                                                                                             |             |        |         |         |
| V <sub>EN(high)</sub>                                         | logic high level on pin EN                    |                                                                                                                             |             |        | 1.7     | V       |
| V <sub>EN(low)</sub>                                          | logic low level on pin EN                     |                                                                                                                             | 0.9         |        |         | V       |
| Synchronisatio                                                | on                                            |                                                                                                                             |             |        |         |         |
| V <sub>sync(peak),</sub> in                                   | amplitude of input pulse on pin SYNC          |                                                                                                                             | 2.5         |        | 5       | V       |
| T <sub>sync(width), in</sub>                                  | input pulse width at SYNC pin                 |                                                                                                                             | 0.3         |        |         | μs      |
| D <sub>sync</sub>                                             | input pulse duty cycle at SYNC pin            |                                                                                                                             |             |        | 50      | %       |
| F <sub>sync</sub> /F <sub>s(min)</sub>                        | input sync frequency                          |                                                                                                                             | 1           |        | 1.1     |         |
| V <sub>sync(peak), out</sub>                                  | amplitude of output pulse of pin SYNC         | load on SYNC pin $4.7k\Omega//10pF$                                                                                         | 2.5         | 2.9    | 3.3     | V       |
| T <sub>sync(width), out</sub>                                 | Output pulse width of SYNC pin                | load on SYNC pin $4.7 k\Omega / / 10 pF$                                                                                    | 0.36        | 0.44   | 0.52    | μs      |
|                                                               |                                               |                                                                                                                             |             |        |         |         |

<sup>[1]</sup> The zener clamp on pin VDD is only activated for high start-up level (V<sub>VDC</sub>=V<sub>VDD</sub>) in disabled and stop mode only.

Preliminary data sheet

Downloaded from Elcodis.com electronic components distributor

# 11. Application information

Figure 20 shows an example backlighting configuration, where the inverter is supplied by a high voltage (for instance 400V) and the IC is supplied via a start-up bleeder resistor and a dV/dt supply. Two lamp are connected, each to another output of the same transformer. The leakage inductances of this transformer provides the ballast impedances for the lamp. Inductors L1 and L2 provide current for zero voltage switching during PWM dimming. An analogue voltage is converted to a PWM signal to provide for the desired brightness level PWM signal. Synchronisation to a predetermined frequency can also be achieved, when required. Optional lamp short detection is via the lamp voltage sensing and D13, D23 and the nonFAULT-pin is indicated.

<sup>[2]</sup> GLA, GLB, GHA and GHB open.

<sup>[3]</sup> PWMd is active low: A low level on the PWMd pin corresponds with lamps on. Example: D<sub>PWM</sub>=20% means PMWd is during 20% of each cyle low and the lamps are 20% of the time on, resulting in een light output of 20%.





# 12. Test information

# 12.1 Quality information

The General Quality Specification for Integrated Circuits, SNW-FQ-611 is applicable.

# 13. Package outline



SOT136-1

95-01-24

97-05-22



Fig 21. Package outline SO28 (SOT136-1)

075E06

MS-013AE

UBA2074(A) © NXP B.V. 2007. All rights reserved.

SOT136-1

# High Voltage Full-bridge control IC for CCFL backlighting



Fig 22. Package outline SSOP28 (SOT341-1)

UBA2074(A) © NXP B.V. 2007. All rights reserved. Rev. 02.0 — February 2007

# High Voltage Full-bridge control IC for CCFL backlighting

# 14. Soldering

#### 14.1 Introduction

This text gives a very brief insight to a complex technology. A more in-depth account of soldering ICs can be found in our Data Handbook IC26; Integrated Circuit Packages (document order number 9398 652 90011).

There is no soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and surface mount components are mixed on one printed-circuit board. Wave soldering can still be used for certain surface mount ICs, but it is not suitable for fine pitch SMDs. In these situations reflow soldering is recommended. Driven by legislation and environmental forces the worldwide use of lead-free solder pastes is increasing.

# 14.2 Through-hole mount packages

#### 14.2.1 Soldering by dipping or by solder wave

Typical dwell time of the leads in the wave ranges from 3 to 4 seconds at 250 °C or 265 °C, depending on solder material applied, SnPb or Pb-free respectively.

The total contact time of successive solder waves must not exceed 5 seconds.

The device may be mounted up to the seating plane, but the temperature of the plastic body must not exceed the specified maximum storage temperature (T<sub>stq(max)</sub>). If the printed-circuit board has been pre-heated, forced cooling may be necessary immediately after soldering to keep the temperature within the permissible limit.

#### 14.2.2 Manual soldering

Apply the soldering iron (24 V or less) to the lead(s) of the package, either below the seating plane or not more than 2 mm above it. If the temperature of the soldering iron bit is less than 300 °C it may remain in contact for up to 10 seconds. If the bit temperature is between 300 and 400 °C, contact may be up to 5 seconds.

### 14.3 Surface mount packages

#### 14.3.1 Reflow soldering

Preliminary data sheet

Downloaded from Elcodis.com electronic components distributor

Reflow soldering requires solder paste (a suspension of fine solder particles, flux and binding agent) to be applied to the printed-circuit board by screen printing, stencilling or pressure-syringe dispensing before package placement.

Several methods exist for reflowing; for example, convection or convection/infrared heating in a conveyor type oven. Throughput times (preheating, soldering and cooling) vary between 100 and 200 seconds depending on heating method.

Typical reflow peak temperatures range from 215 to 270 °C depending on solder paste material. The top-surface temperature of the packages should preferably be kept:

- below 225 °C (SnPb process) or below 245 °C (Pb-free process)
  - for all the BGA and SSOP-T packages

- for packages with a thickness ≥ 2.5 mm
- for packages with a thickness < 2.5 mm and a volume ≥ 350 mm<sup>3</sup> so called thick/large packages.
- below 240 °C (SnPb process) or below 260 °C (Pb-free process) for packages with a thickness < 2.5 mm and a volume < 350 mm<sup>3</sup> so called small/thin packages.

Moisture sensitivity precautions, as indicated on packing, must be respected at all times.

# 14.3.2 Wave soldering

Conventional single wave soldering is not recommended for surface mount devices (SMDs) or printed-circuit boards with a high component density, as solder bridging and non-wetting can present major problems.

To overcome these problems the double-wave soldering method was specifically developed.

If wave soldering is used the following conditions must be observed for optimal results:

- Use a double-wave soldering method comprising a turbulent wave with high upward pressure followed by a smooth laminar wave.
- For packages with leads on two sides and a pitch (e):
  - larger than or equal to 1.27 mm, the footprint longitudinal axis is **preferred** to be parallel to the transport direction of the printed-circuit board;
  - smaller than 1.27 mm, the footprint longitudinal axis **must** be parallel to the transport direction of the printed-circuit board.

The footprint must incorporate solder thieves at the downstream end.

 For packages with leads on four sides, the footprint must be placed at a 45° angle to the transport direction of the printed-circuit board. The footprint must incorporate solder thieves downstream and at the side corners.

During placement and before soldering, the package must be fixed with a droplet of adhesive. The adhesive can be applied by screen printing, pin transfer or syringe dispensing. The package can be soldered after the adhesive is cured.

Typical dwell time of the leads in the wave ranges from 3 to 4 seconds at 250 °C or 265 °C, depending on solder material applied, SnPb or Pb-free respectively.

A mildly-activated flux will eliminate the need for removal of corrosive residues in most applications.

#### 14.3.3 Manual soldering

Fix the component by first soldering two diagonally-opposite end leads. Use a low voltage (24 V or less) soldering iron applied to the flat part of the lead. Contact time must be limited to 10 seconds at up to 300 °C.

When using a dedicated tool, all other leads can be soldered in one operation within 2 to 5 seconds between 270 and 320 °C.



# 14.4 Package related soldering information

Suitability of IC packages for wave, reflow and dipping soldering methods Table 6.

|                                |                                                                                   | PAR                         |                 |            |
|--------------------------------|-----------------------------------------------------------------------------------|-----------------------------|-----------------|------------|
| tors                           |                                                                                   | Ų                           | <b>BA20</b>     | 14(A       |
|                                | High Voltage F                                                                    | ull-bridge control IC       | for CCFL b      | acklightin |
|                                |                                                                                   |                             | PAN             | Pys T      |
| Package rela                   | ted soldering informa                                                             | ition                       | OR              | Opp        |
| Table 6. Suital                | bility of IC packages for wave                                                    | e, reflow and dipping so    | Idering metl    | hods       |
| Mounting                       | Package <sup>[1]</sup>                                                            | Soldering method            |                 |            |
|                                |                                                                                   | Wave                        | Reflow[2]       | Dipping    |
| Through-hole<br>mount          | DBS, DIP, HDIP, RDBS,<br>SDIP, SIL                                                | suitable <sup>[3]</sup>     | _               | suitable   |
| Through-hole-<br>surface mount | PMFP[4]                                                                           | not suitable                | not<br>suitable | _          |
| Surface mount                  | BGA, LBGA, LFBGA,<br>SQFP, SSOP-T <sup>[5]</sup> , TFBGA,<br>VFBGA                | not suitable                | suitable        | -          |
|                                | DHVQFN, HBCC, HBGA,<br>HLQFP, HSQFP, HSOP,<br>HTQFP, HTSSOP, HVQFN,<br>HVSON, SMS | not suitable <sup>[6]</sup> | suitable        | -          |
|                                | PLCC[7], SO, SOJ                                                                  | suitable                    | suitable        | _          |
|                                | LQFP, QFP, TQFP                                                                   | not recommended[7][8]       | suitable        | _          |
|                                | SSOP, TSSOP, VSO,<br>VSSOP                                                        | not recommended[9]          | suitable        | _          |
|                                |                                                                                   |                             |                 |            |

- [1] For more detailed information on the BGA packages refer to the (LF)BGA Application Note (AN01026); order a copy from your Philips Semiconductors sales office.
- All surface mount (SMD) packages are moisture sensitive. Depending upon the moisture content, the maximum temperature (with respect to time) and body size of the package, there is a risk that internal or external package cracks may occur due to vaporization of the moisture in them (the so called popcorn effect). For details, refer to the Drypack information in the Data Handbook IC26; Integrated Circuit Packages; Section: Packing Methods.
- [3] For SDIP packages, the longitudinal axis must be parallel to the transport direction of the printed-circuit board.
- Hot bar soldering or manual soldering is suitable for PMFP packages.
- [5] These transparent plastic packages are extremely sensitive to reflow soldering conditions and must on no account be processed through more than one soldering cycle or subjected to infrared reflow soldering with peak temperature exceeding 217 °C  $\pm$  10 °C measured in the atmosphere of the reflow oven. The package body peak temperature must be kept as low as possible.
- These packages are not suitable for wave soldering. On versions with the heatsink on the bottom side, the solder cannot penetrate between the printed-circuit board and the heatsink. On versions with the heatsink on the top side, the solder might be deposited on the heatsink surface.
- [7] If wave soldering is considered, then the package must be placed at a 45° angle to the solder wave direction. The package footprint must incorporate solder thieves downstream and at the side corners.
- Wave soldering is suitable for LQFP, QFP and TQFP packages with a pitch (e) larger than 0.8 mm; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.65 mm.
- Wave soldering is suitable for SSOP and TSSOP packages with a pitch (e) equal to or larger than 0.65 mm; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.5 mm.



# 15. Revision history

#### Table 7: **Revision history**

| Document ID | Release date  | Data sheet status | Change notice | Order number   | Supersedes |
|-------------|---------------|-------------------|---------------|----------------|------------|
| UBA2072_1   | January 2007  | Preliminary data  | -             | XXXX XXX XXXXX | -          |
| UBA2072_2   | February 2007 | Preliminary data  | -             | XXXX XXX XXXXX |            |
|             |               |                   | -             | xxxx xxx xxxxx |            |
|             |               |                   | -             | xxxx xxx xxxxx |            |
|             |               |                   | -             | xxxx xxx xxxxx |            |
|             |               |                   | -             | xxxx xxx xxxxx |            |
|             |               |                   | -             | XXXX XXX XXXXX |            |



#### 15.1 **Data sheet status**

| NXP Semiconductors UBA2074(A |                      |                      |                                                                                                                                                                                                          |
|------------------------------|----------------------|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15.1                         | Data sheet           | status               | High Voltage Full-bridge control IC for CCFL backlighting                                                                                                                                                |
| Level                        | Data sheet status[1] | - rours              | <u> </u>                                                                                                                                                                                                 |
| Level                        | Data Silect Status   | Product status[2][3] | Definition                                                                                                                                                                                               |
|                              | Objective data       | Development          | Definition  This data sheet contains data from the objective specification for product development. Philips  Semiconductors reserves the right to change the specification in any manner without notice. |
| <br>                         |                      |                      | This data sheet contains data from the objective specification for product development. Philips                                                                                                          |

<sup>[1]</sup> Please consult the most recently issued data sheet before initiating or completing a design.

#### 15.2 Definitions

Short-form specification — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook.

Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 60134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

Application information — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

#### 15.3 Disclaimers

Life support — These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application.

Right to make changes — Philips Semiconductors reserves the right to make changes in the products - including circuits, standard cells, and/or software - described or contained herein in order to improve design and/or performance. When the product is in full production (status 'Production'), relevant changes will be communicated via a Customer Product/Process Change Notification (CPCN). Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no license or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified.

## 16. Trademarks

#### Contact information

For additional information, please visit: http://www.nxp.com

For sales office addresses, send an email to: sales.addresses@www.nxp.com

The product status of the device(s) described in this data sheet may have changed since this data sheet was published. The latest information is available on the Internet at [2] URL http://www.semiconductors.philips.com.

For data sheets describing multiple type numbers, the highest-level product status determines the data sheet status.



# 17. Contents