# INTEGRATED CIRCUITS



Product specification Supersedes data of 2001 Jan 17 2002 Nov 25



### UDA1361TS

### FEATURES

### General

- Low power consumption
- 256, 384, 512 and 768fs system clock
- 2.4 to 3.6 V power supply
- Supports sampling frequency of 5 to 110 kHz
- Small package size (SSOP16)
- · Integrated high-pass filter to cancel DC offset
- Power-down mode
- Supports 2 V (RMS) input signals
- · Easy application
- Master or slave operation.

### Multiple format output interface

- I<sup>2</sup>S-bus and MSB-justified format compatible
- Up to 24 significant bits serial output.

### Advanced audio configuration

- Stereo single-ended input configuration
- High linearity, dynamic range and low distortion.

### ORDERING INFORMATION



**GENERAL DESCRIPTION** 

The UDA1361TS is a single chip stereo Analog-to-Digital Converter (ADC) employing bitstream conversion techniques. The low power consumption and low voltage requirements make the device eminently suitable for use in low-voltage low-power portable digital audio equipment which incorporates recording functions.

The UDA1361TS supports the I<sup>2</sup>S-bus data format and the MSB-justified data format with word lengths of up to 24 bits.

| TYPE      |        | PACKAGE                                                           |          |  |
|-----------|--------|-------------------------------------------------------------------|----------|--|
| NUMBER    | NAME   | DESCRIPTION                                                       | VERSION  |  |
| UDA1361TS | SSOP16 | plastic shrink small outline package; 16 leads; body width 4.4 mm | SOT369-1 |  |

# UDA1361TS

### QUICK REFERENCE DATA

| SYMBOL              | PARAMETER                            | CONDITIONS                       | MIN. | TYP. | MAX. | UNIT |
|---------------------|--------------------------------------|----------------------------------|------|------|------|------|
| Supplies            |                                      |                                  |      |      |      |      |
| V <sub>DDA</sub>    | analog supply voltage                |                                  | 2.4  | 3.0  | 3.6  | V    |
| V <sub>DDD</sub>    | digital supply voltage               |                                  | 2.4  | 3.0  | 3.6  | V    |
| I <sub>DDA</sub>    | analog supply current                | f <sub>s</sub> = 48 kHz          |      |      |      |      |
|                     |                                      | operating mode                   | _    | 10.5 | _    | mA   |
|                     |                                      | Power-down mode                  | _    | 0.5  | _    | mA   |
| I <sub>DDD</sub>    | digital supply current               | f <sub>s</sub> = 48 kHz          |      |      |      |      |
|                     |                                      | operating mode                   | _    | 3.5  | _    | mA   |
|                     |                                      | Power-down mode                  | _    | 0.45 | _    | mA   |
| T <sub>amb</sub>    | ambient temperature                  |                                  | -40  | _    | +85  | °C   |
| Analog              |                                      |                                  |      |      |      |      |
| V <sub>i(rms)</sub> | input voltage (RMS value)            | at 0 dB(FS) equivalent           | -    | 1.1  | -    | V    |
|                     |                                      | at –1 dB(FS) signal output       | _    | 1.0  | _    | V    |
| (THD + N)/S         | total harmonic distortion-plus-noise | f <sub>s</sub> = 48 kHz          |      |      |      |      |
|                     | to signal ratio                      | at –1 dB                         | _    | -88  | -83  | dB   |
|                     |                                      | at –60 dB; A-weighted            | _    | -40  | -34  | dB   |
|                     |                                      | f <sub>s</sub> = 96 kHz          |      |      |      |      |
|                     |                                      | at –1 dB                         | _    | -85  | -80  | dB   |
|                     |                                      | at –60 dB; A-weighted            | _    | -40  | -37  | dB   |
| S/N                 | signal-to-noise ratio                | V <sub>i</sub> = 0 V; A-weighted |      |      |      |      |
|                     |                                      | f <sub>s</sub> = 48 kHz          | _    | 100  | _    | dB   |
|                     |                                      | f <sub>s</sub> = 96 kHz          | _    | 100  | -    | dB   |
| α <sub>cs</sub>     | channel separation                   |                                  | _    | 100  | _    | dB   |

# UDA1361TS

### **BLOCK DIAGRAM**



### PINNING

| SYMBOL           | PIN | DESCRIPTION                             |
|------------------|-----|-----------------------------------------|
| V <sub>INL</sub> | 1   | left channel input                      |
| V <sub>ref</sub> | 2   | reference voltage                       |
| V <sub>INR</sub> | 3   | right channel input                     |
| V <sub>RN</sub>  | 4   | negative reference voltage              |
| V <sub>RP</sub>  | 5   | positive reference voltage              |
| SFOR             | 6   | data format selection input             |
| PWON             | 7   | power control input                     |
| SYSCLK           | 8   | system clock 256, 384, 512 or $768 f_s$ |
| V <sub>DDD</sub> | 9   | digital supply voltage                  |
| V <sub>SSD</sub> | 10  | digital ground                          |
| BCK              | 11  | bit clock input/output                  |
| WS               | 12  | word select input/output                |
| DATAO            | 13  | data output                             |
| MSSEL            | 14  | master/slave select                     |
| V <sub>SSA</sub> | 15  | analog ground                           |
| V <sub>DDA</sub> | 16  | analog supply voltage                   |



### **UDA1361TS**

### FUNCTIONAL DESCRIPTION

### System clock

The UDA1361TS accommodates master and slave modes. The system devices must provide the system clock regardless of master or slave mode. In the master mode a system clock frequency of  $256f_s$  is required. In the slave mode a system frequency of 256, 384, 512 or  $768f_s$  is automatically detected (for a system clock of  $768f_s$  the sampling frequency must be limited to 55 kHz). The system clock must be locked in frequency to the digital interface input signals.

#### Input level

The overall system gain is proportional to V<sub>DDA</sub>, or more accurately the potential difference between the reference voltages V<sub>VRP</sub> and V<sub>VRN</sub>. The –1 dB input level at which THD + N/S is specified corresponds to –1 dB(FS) digital output (relative to the full-scale swing). With an input gain switch, the input level can be calculated as follows:

at 0 dB gain: 
$$V_i(-1 \text{ dB}) = \frac{V_{VRP} - V_{VRN}}{3} = V \text{ (RMS)}$$

at 6 dB gain:  $V_i(-1 \text{ dB}) = \frac{V_{VRP} - V_{VRN}}{2 \times 3} = V \text{ (RMS)}$ 

In applications where a 2 V (RMS) input signal is used, a 12 k $\Omega$  resistor must be connected in series with the input of the ADC. This forms a voltage divider together with the internal ADC resistor and ensures that only 1 V (RMS) maximum is input to the IC.

Using this application for a 2 V (RMS) input signal, the gain switch must be set to 0 dB. When a 1 V (RMS) input signal is input to the ADC in the same application the gain switch must be set to 6 dB.

An overview of the maximum input voltage allowed against the presence of an external resistor and the setting of the gain switch is given in Table 1. The power supply voltage is assumed to be 3 V.

| Table 1 | Application | modes | using | input | gain | stage |
|---------|-------------|-------|-------|-------|------|-------|
|         |             |       |       |       |      |       |

| RESISTOR<br>(12 kΩ) | INPUT GAIN<br>SWITCH | MAXIMUM<br>INPUT<br>VOLTAGE<br>(RMS) |
|---------------------|----------------------|--------------------------------------|
| Present             | 0 dB                 | 2 V                                  |
| Present             | 0 dB                 | 1 V                                  |
| Absent              | 0 dB                 | 1 V                                  |
| Absent              | 6 dB                 | 0.5 V                                |

#### Multiple format output interface

The serial interface provides the following data output formats in both master and slave modes (see Figs 3, 4 and 5):

- I<sup>2</sup>S-bus with data word length of up to 24 bits
- MSB-justified serial format with data word length of up to 24 bits.

The master mode drives pins WS (word select;  $1f_{s})$  and BCK (bit clock;  $64f_{s}).$  WS and BCK are received in slave mode.

#### Table 2 Master/slave select

| MSSEL | MASTER/SLAVE<br>SELECT      |
|-------|-----------------------------|
| L     | slave mode                  |
| Н     | master mode                 |
| М     | (reserved for digital test) |

#### Table 3 Select data format

| SFOR | DATA FORMAT                      |
|------|----------------------------------|
| L    | I <sup>2</sup> S-bus data format |
| Н    | MSB-justified data format        |
| М    | (reserved for analog test)       |

#### **Decimation filter**

The decimation from  $64f_s$  is performed in two stages. The first stage realizes a 4th-order sinx/x characteristic. This filter decreases the sample rate by 8.

The second stage, a FIR filter, consists of 3 half-band filters, each decimating by a factor of 2.

| ITEM             | CONDITION                | VALUE (dB) |
|------------------|--------------------------|------------|
| Pass-band ripple | 0 to 0.45f <sub>s</sub>  | ±0.01      |
| Pass-band droop  | 0.45f <sub>s</sub>       | -0.2       |
| Stop band        | >0.55 f <sub>s</sub>     | -70        |
| Dynamic range    | 0 to 0.45 f <sub>s</sub> | >135       |

### Table 4 Decimation filter characteristic

### **DC** cancellation filter

A IIR high-pass filter is provided to remove unwanted DC components. The filter characteristics are given in Table 5.

| Table 5 | DC cancellation filter characteristic |
|---------|---------------------------------------|
|         |                                       |

| ITEM                 | CONDITION                  | VALUE (dB) |
|----------------------|----------------------------|------------|
| Pass-band ripple     | _                          | none       |
| Pass-band gain       | _                          | 0          |
| Droop                | at 0.00045f <sub>s</sub>   | -0.031     |
| Attenuation<br>at DC | at 0.0000036f <sub>s</sub> | >40        |
| Dynamic range        | 0 to 0.45f <sub>s</sub>    | >135       |

### Mute

On recovery from Power-down, the serial data output DATAO is held LOW until valid data is available from the decimation filter. This time tracks with the sampling frequency:

$$t = \frac{12288}{f_s}$$
 ,  $t = 256$  ms when  $f_s = 48$  kHz.

### Power-down mode/input voltage control

The PWON pin can control the power saving together with the optional gain switch for 2 or 1 V (RMS) input.

The UDA1361TS supports 2 V (RMS) input using a series resistor of 12 k $\Omega$ . For the definition of the pin settings for 1 or 2 V (RMS) mode, it is assumed that this resistor is present as a default component.

### Table 6 Power-down/input voltage control

| PWON | POWER-DOWN OR GAIN |  |  |
|------|--------------------|--|--|
| L    | Power-down mode    |  |  |
| М    | 0 dB gain          |  |  |
| Н    | 6 dB gain          |  |  |

### Serial interface formats



### UDA1361TS

### LIMITING VALUES

In accordance with the Absolute Maximum Rating System (IEC 60134).

| SYMBOL                 | PARAMETER                      | CONDITIONS  | MIN.  | MAX.  | UNIT |
|------------------------|--------------------------------|-------------|-------|-------|------|
| V <sub>DD</sub>        | supply voltage                 | note 1      | _     | 4.0   | V    |
| T <sub>xtal(max)</sub> | maximum crystal temperature    |             | _     | 150   | °C   |
| T <sub>stg</sub>       | storage temperature            |             | -65   | +125  | °C   |
| T <sub>amb</sub>       | ambient temperature            |             | -40   | +85   | °C   |
| V <sub>es</sub>        | electrostatic handling voltage | HBM; note 2 | -3000 | +3000 | V    |
|                        |                                | MM; note 2  | -300  | +300  | V    |

### Notes

- 1. All supply connections must be made to the same power supply.
- 2. ESD behaviour is tested in accordance with JEDEC II standard:
  - a) Human Body Model (HBM); equivalent to discharging a 100 pF capacitor through a 1.5 kΩ series resistor.
  - b) Machine Model (MM); equivalent to discharging a 200 pF capacitor through a 0.75  $\mu$ H series inductor.

### THERMAL CHARACTERISTICS

| SYMBOL               | PARAMETER                                   | CONDITIONS  | VALUE | UNIT |
|----------------------|---------------------------------------------|-------------|-------|------|
| R <sub>th(j-a)</sub> | thermal resistance from junction to ambient | in free air | 130   | K/W  |

### DC CHARACTERISTICS

V<sub>DDD</sub> = V<sub>DDA</sub> = 3 V; T<sub>amb</sub> = 25 °C; all voltages referenced to ground (pins 10 and 15); unless otherwise specified.

| SYMBOL           | PARAMETER              | CONDITIONS              | MIN. | TYP. | MAX. | UNIT |
|------------------|------------------------|-------------------------|------|------|------|------|
| Supplies         | ·                      | ·                       |      |      |      | ·    |
| V <sub>DDA</sub> | analog supply voltage  | note 1                  | 2.4  | 3.0  | 3.6  | V    |
| V <sub>DDD</sub> | digital supply voltage | note 1                  | 2.4  | 3.0  | 3.6  | V    |
| I <sub>DDA</sub> | analog supply current  | f <sub>s</sub> = 48 kHz |      |      |      |      |
|                  |                        | operating mode          | -    | 10.5 | -    | mA   |
|                  |                        | Power-down mode         | -    | 0.5  | _    | mA   |
|                  |                        | f <sub>s</sub> = 96 kHz |      |      |      |      |
|                  |                        | operating mode          | -    | 10.5 | -    | mA   |
|                  |                        | Power-down mode         | -    | 0.5  | -    | mA   |
| I <sub>DDD</sub> | digital supply current | f <sub>s</sub> = 48 kHz |      |      |      |      |
|                  |                        | operating mode          | -    | 3.5  | -    | mA   |
|                  |                        | Power-down mode         | -    | 0.45 | -    | mA   |
|                  |                        | f <sub>s</sub> = 96 kHz |      |      |      |      |
|                  |                        | operating mode          | -    | 7.0  | -    | mA   |
|                  |                        | Power-down mode         | -    | 0.65 | -    | mA   |

| SYMBOL           | PARAMETER                     | CONDITIONS                | MIN.                 | TYP.         | MAX.                  | UNIT |
|------------------|-------------------------------|---------------------------|----------------------|--------------|-----------------------|------|
| Digital input p  | in (SYSCLK)                   |                           |                      |              |                       |      |
| V <sub>IH</sub>  | HIGH-level input voltage      |                           | 2.0                  | _            | 5.5                   | V    |
| V <sub>IL</sub>  | LOW-level input voltage       |                           | -0.5                 | -            | +0.8                  | V    |
| I <sub>LI</sub>  | input leakage current         |                           | _                    | -            | 1                     | μA   |
| C <sub>i</sub>   | input capacitance             |                           | _                    | -            | 10                    | pF   |
| Digital 3-level  | input pins (PWON, SFOR, I     | MSSEL)                    |                      |              |                       | ·    |
| V <sub>IH</sub>  | HIGH-level input voltage      |                           | 0.9V <sub>DD</sub>   | -            | V <sub>DD</sub> + 0.5 | V    |
| V <sub>IM</sub>  | MIDDLE-level input<br>voltage |                           | 0.4V <sub>DD</sub>   | _            | 0.6V <sub>DD</sub>    | V    |
| V <sub>IL</sub>  | LOW-level input voltage       |                           | -0.5                 | -            | +0.4                  | V    |
| Digital input/c  | output pins (BCK, WS)         |                           |                      |              |                       | ·    |
| V <sub>IH</sub>  | HIGH-level input voltage      |                           | 2.0                  | _            | 5.5                   | V    |
| V <sub>IL</sub>  | LOW-level input voltage       |                           | -0.5                 | -            | +0.8                  | V    |
| I <sub>LI</sub>  | input leakage current         |                           | _                    | -            | 1                     | μA   |
| C <sub>i</sub>   | input capacitance             |                           | _                    | -            | 10                    | pF   |
| V <sub>OH</sub>  | HIGH-level output voltage     | I <sub>OH</sub> = -2 mA   | 0.85V <sub>DDD</sub> | -            | -                     | V    |
| V <sub>OL</sub>  | LOW-level output voltage      | I <sub>OL</sub> = 2 mA    | _                    | _            | 0.4                   | V    |
| Digital output   | pin (DATAO)                   |                           |                      |              |                       | ·    |
| V <sub>OH</sub>  | HIGH-level output voltage     | I <sub>OH</sub> = -2 mA   | $0.85V_{DDD}$        | -            | -                     | V    |
| V <sub>OL</sub>  | LOW-level output voltage      | I <sub>OL</sub> = 2 mA    | -                    | _            | 0.4                   | V    |
| Analog           |                               | •                         |                      |              |                       |      |
| V <sub>ref</sub> | reference voltage             | with respect to $V_{SSA}$ | $0.45V_{DDA}$        | $0.5V_{DDA}$ | $0.55V_{DDA}$         | V    |
| R <sub>i</sub>   | input resistance              |                           | -                    | 12           | -                     | kΩ   |
| Ci               | input capacitance             |                           | _                    | 20           | -                     | pF   |

### Note

1. All power supply connections must be connected to the same external power supply unit.

# UDA1361TS

### UDA1361TS

### AC CHARACTERISTICS (ANALOG)

 $V_{DDD} = V_{DDA} = 3 \text{ V}$ ;  $f_i = 1 \text{ kHz}$ ;  $T_{amb} = 25 \text{ °C}$ ; all voltages referenced to ground (pins 10 and 15); unless otherwise specified.

| SYMBOL              | PARAMETER                       | CONDITIONS                                                     | TYP. | MAX. | UNIT |
|---------------------|---------------------------------|----------------------------------------------------------------|------|------|------|
| V <sub>i(rms)</sub> | input voltage (RMS value)       | at 0 dB(FS) equivalent                                         | 1.1  | -    | V    |
|                     |                                 | at –1 dB(FS) signal output                                     | 1.0  | -    | V    |
| $ \Delta V_i $      | unbalance between channels      |                                                                | <0.1 | 0.4  | dB   |
| (THD + N)/S         | total harmonic                  | f <sub>s</sub> = 48 kHz                                        |      |      |      |
|                     | distortion-plus-noise to signal | at –1 dB                                                       | -88  | -83  | dB   |
|                     | ratio                           | at –60 dB; A-weighted                                          | -40  | -34  | dB   |
|                     |                                 | f <sub>s</sub> = 96 kHz                                        |      |      |      |
|                     |                                 | at –1 dB                                                       | -85  | -80  | dB   |
|                     |                                 | at –60 dB; A-weighted                                          | -40  | -37  | dB   |
| S/N                 | signal-to-noise ratio           | $V_i = 0 V$ ; A-weighted                                       |      |      |      |
|                     |                                 | f <sub>s</sub> = 48 kHz                                        | 100  | -    | dB   |
|                     |                                 | f <sub>s</sub> = 96 kHz                                        | 100  | -    | dB   |
| $\alpha_{cs}$       | channel separation              |                                                                | 100  | -    | dB   |
| PSRR                | power supply rejection ratio    | f <sub>ripple</sub> = 1 kHz; V <sub>ripple</sub> = 30 mV (p-p) | 30   | -    | dB   |

# UDA1361TS

AC CHARACTERISTICS (DIGITAL)

 $V_{DDD} = V_{DDA} = 2.4$  to 3.6 V;  $T_{amb} = -40$  to +85 °C; all voltages referenced to ground (pins 10 and 15); unless otherwise specified.

| SYMBOL                    | PARAMETER                                         | CONDITIONS                                | MIN.                 | TYP.             | MAX.                 | UNIT           |
|---------------------------|---------------------------------------------------|-------------------------------------------|----------------------|------------------|----------------------|----------------|
| System clo                | ock timing                                        |                                           |                      |                  | -                    | 1              |
| T <sub>sys</sub>          | system clock cycle                                | $f_{sys} = 256 f_s$                       | 35                   | 88               | 780                  | ns             |
|                           |                                                   | $f_{sys} = 384 f_s$                       | 23                   | 59               | 520                  | ns             |
|                           |                                                   | $f_{sys} = 512 f_s$                       | 17                   | 44               | 390                  | ns             |
|                           |                                                   | $f_{sys} = 768 f_s$                       | 17                   | 30               | 260                  | ns             |
| t <sub>CWL</sub>          | LOW-level system clock pulse width                |                                           | 0.40T <sub>sys</sub> | _                | 0.60T <sub>sys</sub> | ns             |
| t <sub>CWH</sub>          | HIGH-level system clock pulse width               |                                           | 0.40T <sub>sys</sub> | -                | 0.60T <sub>sys</sub> | ns             |
| Serial data               | timing; see Figs 4 and 5                          |                                           |                      |                  |                      |                |
| T <sub>cy(CLK)(bit)</sub> | bit clock period                                  | $f_{cy} = \frac{1}{T_{cy}}$ ; master mode | 64f <sub>s</sub>     | 64f <sub>s</sub> | 64f <sub>s</sub>     | Hz             |
|                           |                                                   | $f_{cy} = \frac{1}{T_{cy}}$ ; slave mode  | _                    | _                | 64f <sub>s</sub>     | Hz             |
| t <sub>вскн</sub>         | bit clock HIGH time                               |                                           | 50                   | -                | _                    | ns             |
| t <sub>BCKL</sub>         | bit clock LOW time                                |                                           | 50                   | _                | _                    | ns             |
| t <sub>r</sub>            | rise time                                         |                                           | -                    | -                | 20                   | ns             |
| t <sub>f</sub>            | fall time                                         |                                           | -                    | _                | 20                   | ns             |
| t <sub>d(o)(D)(BCK)</sub> | data output delay time<br>(from BCK falling edge) |                                           | -                    | -                | 40                   | ns             |
| t <sub>d(o)(D)(WS)</sub>  | data output delay time<br>(from WS edge)          | MSB-justified format                      | -                    | _                | 40                   | ns             |
| t <sub>h(o)(D)</sub>      | data output hold time                             |                                           | 0                    | -                | _                    | ns             |
| t <sub>r(WS)</sub>        | word select rise time                             |                                           | _                    | -                | 20                   | ns             |
| t <sub>f(WS)</sub>        | word select fall time                             |                                           | _                    | -                | 20                   | ns             |
| f <sub>WS</sub>           | word select period                                |                                           | 1                    | 1                | 1                    | f <sub>s</sub> |
| t <sub>d(WS)(BCK)</sub>   | word select delay from BCK                        | master mode                               | -40                  | _                | +40                  | ns             |
| t <sub>su(WS)</sub>       | word select set-up time                           | slave mode                                | 20                   | _                | -                    | ns             |
| t <sub>h(WS)</sub>        | word select hold time                             | slave mode                                | 10                   | -                | -                    | ns             |

# UDA1361TS





**NXP Semiconductors** 

**APPLICATION INFORMATION** 

cost of some performance degradation.



The application information illustrated in Fig.6, is an optimum application environment. Simplification is possible at the

# 96 kHz sampling 24-bit stereo audio ADC

### PACKAGE OUTLINE



# UDA1361TS

# UDA1361TS

### SOLDERING

### Introduction to soldering surface mount packages

This text gives a very brief insight to a complex technology. A more in-depth account of soldering ICs can be found in our *"Data Handbook IC26; Integrated Circuit Packages"* (document order number 9398 652 90011).

There is no soldering method that is ideal for all surface mount IC packages. Wave soldering can still be used for certain surface mount ICs, but it is not suitable for fine pitch SMDs. In these situations reflow soldering is recommended.

### **Reflow soldering**

Reflow soldering requires solder paste (a suspension of fine solder particles, flux and binding agent) to be applied to the printed-circuit board by screen printing, stencilling or pressure-syringe dispensing before package placement.

Several methods exist for reflowing; for example, convection or convection/infrared heating in a conveyor type oven. Throughput times (preheating, soldering and cooling) vary between 100 and 200 seconds depending on heating method.

Typical reflow peak temperatures range from 215 to 250 °C. The top-surface temperature of the packages should preferable be kept below 220 °C for thick/large packages, and below 235 °C for small/thin packages.

### Wave soldering

Conventional single wave soldering is not recommended for surface mount devices (SMDs) or printed-circuit boards with a high component density, as solder bridging and non-wetting can present major problems.

To overcome these problems the double-wave soldering method was specifically developed.

If wave soldering is used the following conditions must be observed for optimal results:

- Use a double-wave soldering method comprising a turbulent wave with high upward pressure followed by a smooth laminar wave.
- For packages with leads on two sides and a pitch (e):
  - larger than or equal to 1.27 mm, the footprint longitudinal axis is preferred to be parallel to the transport direction of the printed-circuit board;
  - smaller than 1.27 mm, the footprint longitudinal axis must be parallel to the transport direction of the printed-circuit board.

The footprint must incorporate solder thieves at the downstream end.

• For packages with leads on four sides, the footprint must be placed at a 45° angle to the transport direction of the printed-circuit board. The footprint must incorporate solder thieves downstream and at the side corners.

During placement and before soldering, the package must be fixed with a droplet of adhesive. The adhesive can be applied by screen printing, pin transfer or syringe dispensing. The package can be soldered after the adhesive is cured.

Typical dwell time is 4 seconds at 250 °C. A mildly-activated flux will eliminate the need for removal of corrosive residues in most applications.

### Manual soldering

Fix the component by first soldering two diagonally-opposite end leads. Use a low voltage (24 V or less) soldering iron applied to the flat part of the lead. Contact time must be limited to 10 seconds at up to 300 °C.

When using a dedicated tool, all other leads can be soldered in one operation within 2 to 5 seconds between 270 and 320  $^{\circ}\text{C}.$ 

# UDA1361TS

### Suitability of surface mount IC packages for wave and reflow soldering methods

| PACKAGE <sup>(1)</sup>                                           | SOLDERING METHOD                  |                       |  |
|------------------------------------------------------------------|-----------------------------------|-----------------------|--|
|                                                                  | WAVE                              | REFLOW <sup>(2)</sup> |  |
| BGA, LBGA, LFBGA, SQFP, TFBGA, VFBGA                             | not suitable                      | suitable              |  |
| HBCC, HBGA, HLQFP, HSQFP, HSOP, HTQFP, HTSSOP, HVQFN, HVSON, SMS | not suitable <sup>(3)</sup>       | suitable              |  |
| PLCC <sup>(4)</sup> , SO, SOJ                                    | suitable                          | suitable              |  |
| LQFP, QFP, TQFP                                                  | not recommended <sup>(4)(5)</sup> | suitable              |  |
| SSOP, TSSOP, VSO                                                 | not recommended <sup>(6)</sup>    | suitable              |  |

### Notes

- 1. For more detailed information on the BGA packages refer to the "(*LF*)BGA Application Note" (AN01026); order a copy from your NXP Semiconductors sales office.
- 2. All surface mount (SMD) packages are moisture sensitive. Depending upon the moisture content, the maximum temperature (with respect to time) and body size of the package, there is a risk that internal or external package cracks may occur due to vaporization of the moisture in them (the so called popcorn effect). For details, refer to the Drypack information in the *"Data Handbook IC26; Integrated Circuit Packages; Section: Packing Methods"*.
- 3. These packages are not suitable for wave soldering. On versions with the heatsink on the bottom side, the solder cannot penetrate between the printed-circuit board and the heatsink. On versions with the heatsink on the top side, the solder might be deposited on the heatsink surface.
- 4. If wave soldering is considered, then the package must be placed at a 45° angle to the solder wave direction. The package footprint must incorporate solder thieves downstream and at the side corners.
- 5. Wave soldering is suitable for LQFP, TQFP and QFP packages with a pitch (e) larger than 0.8 mm; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.65 mm.
- 6. Wave soldering is suitable for SSOP and TSSOP packages with a pitch (e) equal to or larger than 0.65 mm; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.5 mm.

### UDA1361TS

### DATA SHEET STATUS

| DOCUMENT<br>STATUS <sup>(1)</sup> | PRODUCT<br>STATUS <sup>(2)</sup> | DEFINITION                                                                            |
|-----------------------------------|----------------------------------|---------------------------------------------------------------------------------------|
| Objective data sheet              | Development                      | This document contains data from the objective specification for product development. |
| Preliminary data sheet            | Qualification                    | This document contains data from the preliminary specification.                       |
| Product data sheet                | Production                       | This document contains the product specification.                                     |

#### Notes

- 1. Please consult the most recently issued document before initiating or completing a design.
- The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL http://www.nxp.com.

### DISCLAIMERS

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors.

**Right to make changes** — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

**Suitability for use** — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

# UDA1361TS

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

**Terms and conditions of commercial sale** — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at http://www.nxp.com/profile/terms, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from national authorities.

**Quick reference data** — The Quick reference data is an extract of the product data given in the Limiting values and Characteristics sections of this document, and as such is not complete, exhaustive or legally binding.

**Non-automotive qualified products** — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications.

# NXP Semiconductors

### provides High Performance Mixed Signal and Standard Product solutions that leverage its leading RF, Analog, Power Management, Interface, Security and Digital Processing expertise

### **Customer notification**

This data sheet was changed to reflect the new company name NXP Semiconductors, including new legal definitions and disclaimers. No changes were made to the technical content, except for package outline drawings which were updated to the latest version.

### **Contact information**

For additional information please visit: http://www.nxp.com For sales offices addresses send e-mail to: salesaddresses@nxp.com

All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner.

The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights.

Printed in The Netherlands

753503/02/pp18

Date of release: 2002 Nov 25

Document order number: 9397 750 10479

# **Mouser Electronics**

Authorized Distributor

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

NXP: UDA1361TS/N1,112 UDA1361TS/N1,118