

SBAS275B - DECEMBER 2002 - REVISED JULY 2004

# Motor Control Current Shunt 1-Bit, 10MHz, 2nd-Order, Delta-Sigma Modulator

# **FEATURES**

- 16-BIT RESOLUTION
- 13-BIT LINEARITY
- RESOLUTION/SPEED TRADE-OFF:
   10-Bit Effective Resolution with 20μs Signal Delay (12-bit with 77μs)
- ±250mV INPUT RANGE WITH SINGLE 5V SUPPLY
- **2% INTERNAL REFERENCE VOLTAGE**
- 2% GAIN ERROR
- FLEXIBLE SERIAL INTERFACE WITH FOUR DIFFERENT MODES
- IMPLEMENTED TWINNED BINARY CODING AS SPLIT PHASE OR MANCHESTER CODING FOR ONE LINE INTERFACING
- OPERATING TEMPERATURE RANGE: -40°C to +85°C

# **DESCRIPTION**

The ADS1202 is a precision, 80dB dynamic range, delta-sigma ( $\Delta\Sigma$ ) modulator operating from a single +5V supply. The differential inputs are ideal for direct connections to transducers or low-level signals. With the appropriate digital filter and modulator rate, the device can be used to achieve 16-bit Analog-to-Digital (A/D) conversion with no missing codes. Effective resolution of 12 bits can be maintained with a digital filter bandwidth of 10kHz at a modulator rate of 10MHz. The ADS1202 is designed for use in medium resolution measurement applications including current measurements, smart transmitters, industrial process control, weigh scales, chromatography, and portable instrumentation. It is available in a TSSOP-8 package.

# **APPLICATIONS**

- MOTOR CONTROL
- CURRENT MEASUREMENT
- INDUSTRIAL PROCESS CONTROL
- INSTRUMENTATION
- SMART TRANSMITTERS
- PORTABLE INSTRUMENTS
- WEIGHT SCALES
- PRESSURE TRANSDUCERS





Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



#### **ABSOLUTE MAXIMUM RATINGS**

Over operating free-air temperature (unless otherwise noted)(1)

NOTE: (1) Stresses beyond those listed under the Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under the Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

# ELECTROSTATIC DISCHARGE SENSITIVITY

This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### PACKAGE/ORDERING INFORMATION

| PRODUCT            | MAXIMUM<br>INTEGRAL<br>LINEARITY<br>ERROR (LSB) | MAXIMUM<br>GAIN ERROR (%) | PACKAGE-LEAD | SPECIFIED<br>PACKAGE<br>DESIGNATOR <sup>(1)</sup> | TEMPERATURE<br>RANGE | PACKAGE<br>MARKING | ORDERING<br>NUMBER         | TRANSPORT<br>MEDIA, QUANTITY              |
|--------------------|-------------------------------------------------|---------------------------|--------------|---------------------------------------------------|----------------------|--------------------|----------------------------|-------------------------------------------|
| ADS1202<br>ADS1202 | 12                                              | <u>+2</u><br>"            | TSSOP-8      | PW<br>"                                           | -40°C to +85°C       | ADS1202I           | ADS1202IPWT<br>ADS1202IPWR | Tape and Reel, 250<br>Tape and Reel, 2000 |

NOTE: (1) For the most current specifications and package information, refer to our web site at www.ti.com.

#### PIN CONFIGURATION



#### PIN DESCRIPTIONS

| PIN<br>NUMBER | NAME              | DESCRIPTION                      |
|---------------|-------------------|----------------------------------|
| 1             | M0                | Mode Input                       |
| 2             | V <sub>IN</sub> + | Analog Input: Noninverting Input |
| 3             | V <sub>IN</sub> - | Analog Input: Inverting Input    |
| 4             | M1                | Mode Input                       |
| 5             | GND               | Power Supply Ground              |
| 6             | MDAT              | Modulator Data Output            |
| 7             | MCLK              | Modulator Clock Input or Output  |
| 8             | $V_{DD}$          | Power Supply, +5V Nominal        |

#### **RECOMMENDED OPERATING CONDITIONS**

| PARAMETER                                     | MIN  | NOM | MAX  | UNIT |
|-----------------------------------------------|------|-----|------|------|
| Supply Voltage, V <sub>DD</sub>               | 4.75 | 5.0 | 5.25 | V    |
| Analog Input Voltage, V <sub>IN</sub>         | -250 |     | +250 | mV   |
| Operating Common-Mode Signal, V <sub>CM</sub> | 0    |     | 5    | V    |
| External Clock <sup>(1)</sup>                 | 16   | 20  | 24   | MHz  |
| Operating Junction Temperature Range          | -40  |     | 105  | °C   |

NOTE: (1) With reduced accuracy, minimum clock can go up to 500kHz.

#### **DISSIPATION RATING**

| PACKAGE | T <sub>A</sub> < 25°C<br>POWER<br>RATING | DERATING<br>FACTOR<br>ABOVE<br>$T_A = 25^{\circ}C^{(1)}$ | T <sub>A</sub> = 70°C<br>POWER<br>RATING | T <sub>A</sub> = 85°C<br>POWER<br>RATING |
|---------|------------------------------------------|----------------------------------------------------------|------------------------------------------|------------------------------------------|
| TSSOP-8 | 483.6mW                                  | 3.868mW/°C                                               | 309.5mW                                  | 251.4mW                                  |

NOTE: (1) This is the inverse of the traditional junction-to-ambient thermal resistance (R $_{\theta JA}$ ). Thermal resistances are not production tested and are for informational purposes only.

#### **EQUIVALENT INPUT CIRCUIT**





# **ELECTRICAL CHARACTERISTICS**

Over recommended operating free-air temperature range at  $-40^{\circ}$ C to  $+85^{\circ}$ C,  $V_{DD} = 5V$ , +In = -250mV to 250mV, -In = 0V, and MCLK = 10MHz, unless otherwise noted.

|                                                                                                                                                |                                                                         |                                                                                                                                                                          |                              | ADS1202IPW              | ı                                             |                          |
|------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|-------------------------|-----------------------------------------------|--------------------------|
| PARAMETER                                                                                                                                      |                                                                         | CONDITIONS                                                                                                                                                               | MIN                          | TYP <sup>(1)</sup>      | MAX                                           | UNITS                    |
| RESOLUTION                                                                                                                                     |                                                                         |                                                                                                                                                                          | 16                           |                         |                                               | Bits                     |
| DC ACCURACY<br>Integral Nonlinearity <sup>(2)</sup>                                                                                            | INL                                                                     |                                                                                                                                                                          |                              | ±3<br>0.005             | ±12<br>0.018                                  | LSB<br>%                 |
| Differential Linearity <sup>(3)</sup> Input Offset <sup>(4)</sup>                                                                              | DNL<br>V <sub>OS</sub>                                                  |                                                                                                                                                                          |                              | ±300                    | ±1<br>±1000                                   | LSB<br>μV                |
| Input Offset Drift<br>Gain Error <sup>(4)</sup><br>Gain Error Drift                                                                            | $TCV_{OS}$ $G_{ERR}$ $TCG_{ERR}$                                        |                                                                                                                                                                          |                              | 2<br>±0.25<br>20        | 8<br>±2                                       | μV/°C<br>%<br>ppm/°C     |
| Power-Supply Rejection Ratio                                                                                                                   | PSRR                                                                    | 4.75V < V <sub>DD</sub> < 5.25V                                                                                                                                          |                              | 80                      |                                               | dB                       |
| ANALOG INPUT Full-Scale Range Operating Common-Mode Signal <sup>(3)</sup>                                                                      | FSR                                                                     | +ln – (–ln)<br>Common-Mode                                                                                                                                               | -0.1                         | 2                       | ±320<br>5                                     | mV<br>V<br>pF            |
| Input Capacitance Input Leakage Current Differential Input Resistance Differential Input Capacitance                                           |                                                                         | Equivalent                                                                                                                                                               |                              | 28<br>5                 | ±1                                            | pF<br>nA<br>kΩ<br>pF     |
| Common-Mode Rejection Ratio                                                                                                                    | CMRR                                                                    | At DC $V_{IN} = \pm 1.25 Vp-p$ at $50 kHz$                                                                                                                               |                              | 90<br>85                |                                               | dB<br>dB                 |
| INTERNAL VOLTAGE REFERENCE Reference Voltage Accuracy <sup>(4)</sup> Reference Temperature Drift                                               | V <sub>OUT</sub>                                                        | Scale to 320mV<br>Scale to 320mV                                                                                                                                         | 2.450                        | 2.5<br>±20              | 2.550<br>±2                                   | V<br>%<br>ppm/°C         |
| PSRR<br>Startup Time                                                                                                                           |                                                                         |                                                                                                                                                                          |                              | 80<br>0.1               |                                               | dB<br>ms                 |
| INTERNAL CLOCK FOR MODES, 0 Clock Frequency                                                                                                    | , 1, AND 2                                                              |                                                                                                                                                                          | 8                            | 10                      | 12                                            | MHz                      |
| EXTERNAL CLOCK FOR MODE 3 Clock Frequency                                                                                                      |                                                                         |                                                                                                                                                                          | 16                           | 20                      | 24                                            | MHz                      |
| AC ACCURACY Signal-to-Noise Ratio + Distortion Signal-to-Noise Ratio Total Harmonic Distortion Spurious Free Dynamic Range                     | SINAD<br>SNR<br>THD<br>SFDR                                             | $V_{IN} = \pm 250 \text{mVp-p}$ at 5kHz<br>$V_{IN} = \pm 250 \text{mVp-p}$ at 5kHz<br>$V_{IN} = \pm 250 \text{mVp-p}$ at 5kHz<br>$V_{IN} = \pm 250 \text{mVp-p}$ at 5kHz | 67                           | 70<br>70.5<br>–84<br>84 |                                               | dB<br>dB<br>dB<br>dB     |
| DIGITAL INPUT Logic Family High-Level Input Voltage Low-Level Input Voltage High-Level Input Current Low-Level Input Current Input Capacitance | V <sub>IH</sub><br>V <sub>IL</sub><br>I <sub>IH</sub><br>C <sub>J</sub> | $V_{l} = V_{DD}$ $V_{l} = GND$                                                                                                                                           | TTL v<br>2.6<br>–0.3<br>–2.5 | 0.005<br>0.005<br>0.005 | <br>  V <sub>DD</sub> + 0.3<br>  0.8<br>  2.5 | V<br>V<br>μΑ<br>μΑ<br>pF |
| DIGITAL OUTPUT<br>High-Level Digital Output                                                                                                    | V <sub>OH</sub>                                                         | $V_{DD} = 4.5V, I_{O} = -5mA$<br>$V_{DD} = 4.5V, I_{O} = -15mA$                                                                                                          | 4.6<br>3.9                   |                         |                                               | V<br>V                   |
| Low-Level Digital Output                                                                                                                       | $V_{OL}$                                                                | $V_{DD} = 4.5V$ , $I_O = 5mA$<br>$V_{DD} = 4.5V$ , $I_O = 15mA$                                                                                                          | 0.0                          |                         | 0.4<br>1.1                                    | V<br>V                   |
| Output Capacitance Load Capacitance                                                                                                            | C <sub>O</sub>                                                          |                                                                                                                                                                          |                              | 5                       | 30                                            | pF<br>pF                 |
| POWER SUPPLY Supply Voltage Operating Supply Current                                                                                           | V <sub>DD</sub><br>I <sub>CC</sub>                                      | Mode 0<br>Mode 3                                                                                                                                                         | 4.5                          | 5<br>8<br>6             | 5.5<br>9.5<br>7.5                             | V<br>mA<br>mA            |
| Power Dissipation                                                                                                                              |                                                                         | $V_{DD} = 5V$ , Mode 0<br>$V_{DD} = 5V$ , Mode 3                                                                                                                         |                              | 40<br>30                | 47.5<br>37.5                                  | mW<br>mW                 |
| OPERATING TEMPERATURE                                                                                                                          |                                                                         |                                                                                                                                                                          | -40                          |                         | +85                                           | °C                       |

NOTES: (1) All typical values are at  $T_A = +25^{\circ}$ C. (2) Integral nonlinearity is defined as the maximum deviation of the line through the end points of the transfer curve for  $V_{IN}+ = -250$ mV to +250mV, expressed either as the number of LSBs or as a percent of measured input range (500mV). (3) Ensured by design. (4) Maximum values, including temperature drift, are ensured over the full specified temperature range.



#### **TIMING DIAGRAMS**



DIAGRAM 1: Mode 0 Operation.



DIAGRAM 2: Mode 1 Operation.



DIAGRAM 3: Mode 2 Operation.



#### **TIMING DIAGRAMS (Cont.)**



DIAGRAM 4: Mode 3 Operation.

#### **TIMING CHARACTERISTICS**

 $over \ recommended \ operating \ free-air \ temperature \ range \ -40^{\circ}C \ to \ +85^{\circ}C, \ V_{DD} = 5V, \ and \ MCLK = 10MHz, \ unless \ otherwise \ noted.$ 

| SPEC            | DESCRIPTION                            | MODE | MIN                    | MAX                    | UNITS |
|-----------------|----------------------------------------|------|------------------------|------------------------|-------|
| t <sub>C1</sub> | Clock Period                           | 0    | 83                     | 125                    | ns    |
| t <sub>W1</sub> | Clock HIGH Time                        | 0    | t <sub>C1</sub> /2 - 5 | t <sub>C1</sub> /2 + 5 | ns    |
| t <sub>D1</sub> | Data delay after falling edge of clock | 0    | -2                     | 2                      | ns    |
| t <sub>C2</sub> | Clock Period                           | 1    | 166                    | 250                    | ns    |
| $t_{W2}$        | Clock HIGH Time                        | 1    | t <sub>C2</sub> /2 - 5 | t <sub>C2</sub> /2 + 5 | ns    |
| t <sub>D2</sub> | Data delay after rising edge of clock  | 1    | -2                     | 2                      | ns    |
| t <sub>D3</sub> | Data delay after falling edge of clock | 1    | -2                     | 2                      | ns    |
| t <sub>C3</sub> | Clock Period                           | 2    | 83                     | 125                    | ns    |
| $t_{W3}$        | Clock HIGH Time                        | 2    | t <sub>C3</sub> /2 - 5 | t <sub>C3</sub> /2 + 5 | ns    |
| t <sub>C4</sub> | Clock Period                           | 3    | 41                     | 62                     | ns    |
| $t_{W4}$        | Clock HIGH Time                        | 3    | 10                     | t <sub>C4</sub> - 10   | ns    |
| $t_{D4}$        | Data delay after falling edge of clock | 3    | 0                      | 10                     | ns    |
| t <sub>R1</sub> | Rise Time of Clock                     | 3    | 0                      | 10                     | ns    |
| t <sub>F1</sub> | Fall Time of Clock                     | 3    | 0                      | 10                     | ns    |

NOTE: All input signals are specified with  $t_R$  =  $t_F$  = 5ns (10% to 90% of  $V_{DD}$ ) and timed from a voltage level of  $(V_{IL} + V_{IH})/2$ . See timing diagrams 1 thru 4.



# TYPICAL CHARACTERISTICS















# **TYPICAL CHARACTERISTICS (Cont.)**













# **TYPICAL CHARACTERISTICS (Cont.)**















# **TYPICAL CHARACTERISTICS (Cont.)**













# GENERAL DESCRIPTION

The ADS1202 is a single-channel, 2nd-order, CMOS analog modulator designed for medium- to high-resolution conversions from dc to 39kHz with an oversampling ratio (OSR) of 256. The output of the converter (MDAT) provides a stream of digital ones and zeros. The time average of this serial output is proportional to the analog input voltage. The combination of an ADS1202 and a Digital Signal Processor (DSP) that is programmed to implement a digital filter results in a medium-resolution A/D converter system. This system allows flexibility with the digital filter design and is capable of A/D conversion results that have a dynamic range exceeding 85dB with OSR = 256.

#### THEORY OF OPERATION

The differential analog input of the ADS1202 is implemented with a switched capacitor circuit. This switched capacitor circuit implements a 2nd-order modulator stage, which digitizes the input signal into a 1-bit output stream. The sample clock (MCLK) provides the switched capacitor network and modulator clock signal for the A/D conversion process, as well as the output data-framing clock. The clock source can be internal as well as external. Different frequencies for this clock allow for a variety of solutions and signal bandwidths (however, this can only be utilized in mode 3). The analog input signal is continuously sampled by the modulator and compared to an internal voltage reference. A digital stream, which accurately represents the analog input voltage over time, appears at the output of the converter.



FIGURE 1. Connection Diagram for the ADS1202 Delta-Sigma Modulator Including DSP.

#### **ANALOG INPUT STAGE**

#### **Analog Input**

The input design topology of the ADS1202 is based on a fully differential switched-capacitor architecture. This input stage provides the mechanism to achieve low system noise, high common-mode rejection (90dB), and excellent power-supply rejection. The input impedance of the analog input is dependent on the input capacitor and modulator clock frequency (MCLK), which is also the sampling frequency of the modulator. Figure 2 shows the basic input structure of the ADS1202. The relationship between the input impedance of the ADS1202 and the modulator clock frequency is:

$$A_{IN}(\Omega) = \frac{10^{12}}{7 \bullet f_{MCLK}(MHz)}$$
 (1)

The input impedance becomes a consideration in designs where the source impedance of the input signal is HIGH. In this case, it is possible for a portion of the signal to be lost across this external source impedance. The importance of this effect depends on the desired system performance. There are two restrictions on the analog input signal to the ADS1202. Under no conditions should the current into or out of the analog inputs exceed 10mA. The absolute input voltage range must stay in the range GND - 0.4V to  $\rm V_{DD}$  + 0.3V. If either of the inputs exceeds these limits, the input protection diodes on the front end of the converter will begin to turn on. In addition,

the linearity of the device is ensured only when the analog voltage applied to either input resides within the range defined by -320mV and +320mV.

#### Modulator

The modulator sampling frequency (CLK) can be operated over a range of a few MHz to 12MHz in mode 3. The frequency of MCLK can be decreased to adjust for the clock requirements of the application. The external MCLK must have double the modulator frequency.

The modulator topology is fundamentally a 2nd-order, chargebalancing A/D converter, as the one conceptualized in Figure 3. The analog input voltage and the output of the 1-bit Digital-to-Analog Converter (DAC) are differentiated, providing an analog voltage at X2 and X3. The voltage at X2 and X3 are presented to their individual integrators. The output of these integrators progress in a negative or positive direction. When the value of the signal at X<sub>4</sub> equals the comparator reference voltage, the output of the comparator switches from negative to positive, or positive to negative, depending on its original state. When the output value of the comparator switches from HIGH to LOW or vice versa, the 1-bit DAC responds on the next clock pulse by changing its analog output voltage at X<sub>6</sub>, causing the integrators to progress in the opposite direction. The feedback of the modulator to the front end of the integrators forces the value of the integrator output to track the average of the input.



FIGURE 2. Input Impedance of the ADS1202.



FIGURE 3. Block Diagram of the 2nd-Order Modulator.



#### **DIGITAL OUTPUT**

The timing diagram for the ADS1202 data retrieval is shown in the Timing Diagrams. When an external clock is applied to MCLK, it is used as a system clock by the ADS1202, as well as a framing clock for data out (this procedure, however, can only be utilized in mode 3). The modulator output data, which is a serial stream, is available on the MDAT pin. Typically, MDAT is read on the falling edge of MCLK.

An input differential signal of 0V will ideally produce a stream of ones and zeros that are HIGH 50% of the time and LOW 50% of the time. A differential input of 256mV will produce a stream of ones and zeros that are HIGH 80% of the time. A differential input of -256mV will produce a stream of ones and zeros that are HIGH 20% of the time. The input voltage versus the output modulator signal is shown in Figure 4.

## DIGITAL INTERFACE

#### INTRODUCTION

The analog signal that is connected to the input of the delta-sigma modulator is converted using the clock signal (CLK) applied to the modulator. The result of the conversion, or modulation, is the output signal DATA from the delta-sigma modulator.

In most applications where direct connection is realized between the delta-sigma modulator and the DSP or  $\mu C,$  two standard signals are provided. The MDAT and MCLK signals provide the easiest means of connection. If it is required to reduce the number of connection lines, having two signals is sometimes not an optimal solution.

The receiver, DSP, or other control circuit must sample the output data signal from the modulator at the precise sampling instant. To do this, sampling a clock signal at the receiver is needed in order to synchronize with the clock signal at the transmitter. The delta-sigma modulator clock signal, receiver,

filter, and clock must be synchronized. Three general methods can be used to obtain this synchronization. The first method has the delta-sigma modulator and the filter receive the clock signal from the master clock. The second method has the delta-sigma modulator transmit the clock signal together with the data signal. The third method has the filter derive the clock signal from the received waveform itself.

An ideal solution is a delta-sigma modulator with a flexible interface, such as the ADS1202, which can provide flexible output format on the output lines MCLK and MDAT, thus covering different modes of operation. The signal type that can be provided is selected with control signals M0 and M1.

#### FLEXIBLE DELTA-SIGMA INTERFACE

Figure 5 illustrates the flexible interface of the ADS1202 delta-sigma converter. The control signals M0 and M1 are entered in the decoder that decodes the input code and selects the desired mode of operation. Five output signals from the decoder control the RC oscillator, multiplexer MUX1, multiplexer MUX2, multiplexer MUX3, and multiplexer MUX4.

MUX1 is controlled by the decoder signal. When the internal RC oscillator is used, the control signal from the decoder enables the RC oscillator. At the same time, MUX1 uses the INTCLK signal as a source for the output signal from MUX1, which is entering the code generator. If the external clock is used, the control signal from the decoder disables the internal RC oscillator and the control signal from the decoder, and positions MUX1 so that EXTCLK provides the output signal from MUX1 as the input in the code generator.

MUX2 selects the output clock, OCLK. The control signal coming from the decoder controls the output clock. Two signals come from the code generator as a half clock frequency, CLK/2, and as a quarter clock frequency, CLK/4, and provide MUX2 with the input signal. The control signal will select two different output modes on the OCLK signal as half clock or quarter clock.



FIGURE 4. Analog Input Versus Modulator Output of the ADS1201.





FIGURE 5. Flexible Interface Block Diagram.

The code generator receives the clock signal from MUX1 and generates the delta-sigma modulator clock (CLK) divided as half clock (CLK/2) and quarter clock (CLK/4). At the same time, the continuous data stream (DATA) coming from the delta-sigma modulator is elaborated by the Code Generator. Twinned binary coding (also known as split phase or Manchester coding) is implemented and then output from the code generator to MUX3.

MUX3 selects the source of the output bit stream data, MDAT. The control signal coming from the decoder controls the input source of MDAT. Two signals are coming in to the MUX3, one directly from the delta-sigma modulator and the other from the code generator. The control signal from the decoder can select two different output modes on the signal MDAT: a bit stream from a delta-sigma modulator, or twinned binary coding of the same signal.

The last control signal from the decoder controls MUX4. MUX2 selects the input or output clock, the MCLK signal. The control signal coming from the decoder controls the direction of the clock. One signal entering MUX4 from MUX2 comes as a clock signal OCLK. Another signal leaves MUX4 and provides an input to MUX1 as an external clock, EXTCLK.

The control signal from the decoder can select two different modes on MCLK, one as an output of the internal clock signal and another as the input for the external clock signal.

As a function of two control signals (M0 and M1), the decoder circuit, using five control signals, will set multiplexers in order to obtain the desired mode of operation.

#### DIFFERENT MODES OF OPERATION

Figure 5 presents mode selectors (input signals M0 and M1) that enter the flexible interface circuit and decoder that decodes the input code, and select the desired mode of operation. With two control lines it is possible to select four different modes of operation mode 0, mode 1, mode 2, and mode 3, which are shown in Table I.

| MODE | DEFINITION                                                              | M1   | МО   |
|------|-------------------------------------------------------------------------|------|------|
| 0    | Internal Clock, Synchronous Data Output                                 | LOW  | LOW  |
| 1    | Internal Clock, Synchronous Data Output,<br>Half Output Clock Frequency | LOW  | HIGH |
| 2    | Internal Clock, Manchester Coded Data Output                            | HIGH | LOW  |
| 3    | External Clock, Synchronous Data Output                                 | HIGH | HIGH |

TABLE I. Mode Definition and Description.



#### Mode 0

In mode 0 both input signals, M0 and M1, are LOW. The control signal coming from the decoder enables the internal RC oscillator that provides the clock signal INTCLK as an input to MUX1. The control signal coming from the decoder also positions MUX1 so that the output signal, which is an input signal for the code generator, is INTCLK. Another control signal from the decoder circuit positions MUX3 so that the source for the output signal MDAT is the signal arriving directly from the delta-sigma modulator, DATA. MUX2 is positioned for the mode controlled by the signal coming from the decoder so output signal OCLK is CLK/2. The signal timings for mode 0 operation are presented in Figure 6. In this mode, the DSP or  $\mu C$  read MDAT data on every rising edge of the MCLK output clock.

#### Mode 1

In mode 1, the input signal M0 is HIGH and M1 is LOW (see Table I). The first control signal coming from the decoder enables the internal RC oscillator that provides clock signal INTCLK as an input to MUX1. The second control signal coming from the decoder positions MUX1 so that the output signal that is the input signal to the code generator is INTCLK. The output signal from the delta-sigma modulator, DATA, is also the MDAT signal coming from the modulator because the control signal from the decoder positions MUX3 for that operation. MUX2 is positioned for the mode controlled by the control signal coming from the decoder with an OCLK of CLK/2. Output clock signal MCLK comes through MUX4 from MUX2 as OCLK or CLK/2. The signal timings for mode 1 operation are presented in Figure 7. In this mode, the DSP or µC read data on every edge, rising and falling, of the output clock.



FIGURE 6. Signal Timing in Mode 0.



FIGURE 7. Signal Timing in Mode 1.



#### Mode 2

In mode 2, M0 is low and M1 is HIGH (see Table I). The control signal coming from the decoder enables the internal RC oscillator that provides the clock signal INTCLK as an input to MUX1. Another control signal coming from the decoder positions MUX1 so that the output signal that is the input signal to the code generator is INTCLK. The output signal MDAT comes from the code generator because the control signal from the decoder positions MUX3 for that operation. The DATA signal coming from the delta-sigma modulator enters the code generator, where it combines with the clock signal, and twinned binary coding is implemented as split phase or Manchester coding, providing the output signal for MUX3. The MCLK output clock is not active, as multiplexers MUX2 and MUX4 are positioned for this mode controlled by the control signals coming from the decoder. The signals timings for mode 2 operation are presented in Figure 8. In this mode, the DSP or  $\mu$ C need to derive the clock signal from the received waveform itself. Different clock recovery networks can be implemented.

#### Mode 3

Mode 3 is similar to mode 0; the only difference is that an external clock (EXTCLK) is provided. In mode 3, both input signals M0 and M1 are HIGH (see Table I). The control signal coming from the decoder disables the internal RC oscillator. The input signal EXTCLK provides the clock signal as an input to MUX1. The control signal coming from the decoder positions MUX1 so that the output signal that is the input signal to the code generator is EXTCLK. The output signal MDAT is the DATA signal coming directly from the delta-sigma modulator because the control signal from the decoder positions MUX3 for that operation. The signal timings for mode 3 operation are presented in Figure 9. In this mode, the DSP or  $\mu C$  read data on every falling edge of the input clock.



FIGURE 8. Signal Timing in Mode 2.



FIGURE 9. Signal Timing in Mode 3.



## **APPLICATIONS**

Mode 0 operation in a typical application is shown in Figure 10. Measurement of the motor phase current is done via the shunt resistor. For better performance, both signals are filtered.  $R_2$  and  $C_2$  filter noise on the noninverting input signal,  $R_3$  and  $R_3$  filter noise on the inverting input signal, and  $R_4$  in combination with  $R_4$  and  $R_4$  filter the common-mode input noise. In this configuration, the shunt resistor is connected via three wires with the ADS1202.

The power supply is taken from the upper gate driver power supply. A decoupling capacitor of  $0.1\mu F$  is recommended for filtering the power supply. If better filtering is required, an additional  $1\mu F$  to  $10\mu F$  capacitor can be added.

The control lines M0 and M1 are both LOW while the part is operating in mode 0. Two output signals, MCLK and MDAT, are connected directly to the optocoupler. The optocoupler can be connected to transfer a direct or inverse signal because the output stage has the capacity to source and sink the same current. The discharge resistor is not needed in parallel with optocoupler diodes because the output driver has the capacity to keep the LED diode out of the charge.

The DSP can be directly connected at the output of two channels of the optocoupler, C28x or C24x. In this configuration, the signals arriving at C28x or C24x are standard delta-sigma modulator signals and are connected directly to the SPICLK and SPISIMO pins. Being a delta-sigma converter, there is no need to have word sync on the serial data, so an SPI is ideal for connection. McBSP would work as well in SPI mode.

When component reduction is necessary, the ADS1202 can operate in mode 2, as shown in Figure 11. M1 is HIGH and M0 is LOW. Only the noninverting input signal is filtered.  $\rm R_2$  and  $\rm C_2$  filter noise on the input signal. The inverting input is directly connected to the GND pin, which is simultaneously connected to the shunt resistor.

The output signal from the ADS1202 is Manchester coded. In this case, only one signal is transmitted. For that reason, one optocoupler channel is used instead of two channels, as in the previous example of Figure 10. Another advantage of this configuration is that the DSP will use only one line per channel instead of two. That permits the use of smaller DSP packages in the application.



FIGURE 10. Application Diagram in Mode 0.



FIGURE 11. Application Diagram in Mode 2.



FIGURE 12. Application Diagram without Galvanical Isolation in Mode 0.



FIGURE 13. Parallel Operation of ADS1202 in Mode 3.

# LAYOUT CONSIDERATIONS

#### **POWER SUPPLIES**

The ADS1202 requires only one power supply (V<sub>DD</sub>). If there are separate analog and digital power supplies on the board, a good design approach is to have the ADS1202 connected to the analog power supply. Another possible approach to control the noise is the use of a resistor on the power supply. The connection can be made between the ADS1202 powersupply pins via a  $10\Omega$  resistor. The combination of this resistor and the decoupling capacitors between the powersupply pins on the ADS1202 provide some filtering. The analog supply that is used must be well regulated and generate low noise. For designs requiring higher resolution from the ADS1202, power-supply rejection will be a concern. The digital power supply has high-frequency noise that can be capacitively coupled into the analog portion of the ADS1202. This noise can originate from switching power supplies, microprocessors, or digital signal processors. Highfrequency noise will generally be rejected by the external digital filter at integer multiples of MCLK. Just below and above these frequencies, noise will alias back into the passband of the digital filter, affecting the conversion result. Inputs to the ADS1202, such as V<sub>IN</sub>+, V<sub>IN</sub>-, and MCLK should not be present before the power supply is on. Violating this condition could cause latch-up. If these signals are present before the supply is on, series resistors should be

used to limit the input current. Experimentation may be the best way to determine the appropriate connection between the ADS1202 and different power supplies.

#### **GROUNDING**

Analog and digital sections of the design must be carefully and cleanly partitioned. Each section should have its own ground plane with no overlap between them. Do not join the ground planes, but connect the two with a moderate signal trace underneath the converter. For multiple converters, connect the two ground planes as close as possible to one central location for all of the converters. In some cases, experimentation may be required to find the best point to connect the two planes together.

#### **DECOUPLING**

Good decoupling practices must be used for the ADS1202 and for all components in the design. All decoupling capacitors, specifically the  $0.1\mu F$  ceramic capacitors, must be placed as close as possible to the pin being decoupled. A  $1\mu F$  and  $10\mu F$  capacitor, in parallel with the  $0.1\mu F$  ceramic capacitor, must be used to decouple  $V_{DD}$  to GND. At least one  $0.1\mu F$  ceramic capacitor must be used to decouple  $V_{DD}$  to GND, as well as for the digital supply on each digital component.



### PW (R-PDSO-G\*\*) PLASTIC SMALL-OUTLINE PACKAGE

#### 14 PINS SHOWN



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion not to exceed 0,15.

D. Falls within JEDEC MO-153

www.ti.com 14-Oct-2022

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|----------------------|---------|
| ADS1202IPWR      | ACTIVE | TSSOP        | PW                 | 8    | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | AZ1202               | Samples |
| ADS1202IPWT      | ACTIVE | TSSOP        | PW                 | 8    | 250            | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | AZ1202               | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 14-Oct-2022

# PACKAGE MATERIALS INFORMATION

www.ti.com 1-Sep-2021

### TAPE AND REEL INFORMATION





|   |    | Dimension designed to accommodate the component width     |
|---|----|-----------------------------------------------------------|
| E | 30 | Dimension designed to accommodate the component length    |
| K | (0 | Dimension designed to accommodate the component thickness |
|   | N  | Overall width of the carrier tape                         |
| F | 21 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device      | Package<br>Type | Package<br>Drawing |   |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| ADS1202IPWR | TSSOP           | PW                 | 8 | 2000 | 330.0                    | 12.4                     | 7.0        | 3.6        | 1.6        | 8.0        | 12.0      | Q1               |

www.ti.com 1-Sep-2021



#### \*All dimensions are nominal

|   | Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| I | ADS1202IPWR | TSSOP        | PW              | 8    | 2000 | 350.0       | 350.0      | 43.0        |



SMALL OUTLINE PACKAGE



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153, variation AA.



SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated