



Buy



Tools &

Software





bq3050

ZHCSBS5D - JANUARY 2011 - REVISED MAY 2015

# bq3050适用于 2、3 和 4 节串联锂离子电池的 CEDV 电量监测计和电池组管理器

#### 特性 1

- 完全集成的2节、3节和4节串联的锂离子或者锂 聚合物电池组管理器和保护
- 高级补偿放电终点电压 (CEDV) 测量
- 高侧 N 沟道保护场效应晶体管 (FET) 驱动器
- 集成的预充电 FET
- 集成的电池均衡管理
- 低功耗模式
  - 低功率: < 180µA
  - 睡眠模式 < 76µA
- 全面的可编程保护 功能
  - 电压
  - 电流 \_
  - 温度
- 精密的充电算法
  - 日本电子与信息技术工业协会 (JEITA)
  - 增强型充电
  - 自适应充电
- 支持 2 线制系统管理总线 (SMBus) v1.1 接口
- 安全散列算法 (SHA-1) 认证
- 紧凑封装: 38 引线薄型小尺寸封装 (TSSOP) ٠
- 应用 2
- 笔记本电脑和上网本
- 医疗与测试设备
- 便携式仪表

#### 简化电路原理图 4

# 3 说明

德州仪器 (TI) bq3050 补偿放电终点电压 (CEDV) 电量 监测计和电池组管理器是一款单芯片解决方案, 针对 2、3和4节串联锂离子和锂聚合物电池组提供保护、 认证和数据采集等一系列丰富的功能。

通过使用其集成的高性能模拟外设,bq3050器件测量 并保存锂离子或者锂聚合物电池的可用容量、电压、电 流、温度、和其它关键参数,并通过 SMBus v1.1兼容 接口将这些信息报告给系统主机控制器。

bq3050 在过压、欠压、过热、和过度充电情况下提供 基于软件的第一级和第二级安全保护,以及对放电过 流,充放电短路情况下基于硬件的保护。

具有用于认证码存储的安全内存的 SHA-1 认证能够毫 无疑问地识别真正的电池组。

紧凑的 38 引脚 TSSOP 封装在大大降低解决方案成本 并减小解决方案尺寸的同时,最大限度地为电池监测应 用提供了功能性与 安全性。

#### 器件信息(1)

| 器件型号   | 封装         | 封装尺寸(标称值)       |
|--------|------------|-----------------|
| bq3050 | TSSOP (38) | 9.70mm x 4.40mm |

(1) 要了解所有可用封装,请见数据表末尾的可订购产品附录。





目录

| 1 | 特性   |                                             |
|---|------|---------------------------------------------|
| 2 | 应用   |                                             |
| 3 | 说明   |                                             |
| 4 | 简化   | 电路原理图1                                      |
| 5 | 修订   | 历史记录                                        |
| 6 |      | Configuration and Functions 4               |
| 7 |      | cifications                                 |
| - | 7.1  | Absolute Maximum Ratings 6                  |
|   | 7.2  | ESD Ratings                                 |
|   | 7.3  | Recommended Operating Conditions            |
|   | 7.4  | Thermal Information                         |
|   | 7.5  | Electrical Characteristics: Supply Current7 |
|   | 7.6  | Power-On Reset (POR) 7                      |
|   | 7.7  | Wake From Sleep 8                           |
|   | 7.8  | RBI RAM Backup 8                            |
|   | 7.9  | 3.3-V Regulator 8                           |
|   | 7.10 | 2.5-V Regulator 9                           |
|   | 7.11 | DISP, PRES, SMBD, SMBC 9                    |
|   | 7.12 | CHG, DSG FET Drive                          |
|   | 7.13 | Internal Precharge Limiting 10              |
|   | 7.14 | GPOD                                        |
|   | 7.15 | FUSE                                        |
|   | 7.16 | LED5, LED4, LED3, LED2, LED1 10             |
|   | 7.17 | Coulomb Counter                             |
|   | 7.18 | VC1, VC2, VC3, VC4                          |
|   | 7.19 | TS1, TS2                                    |
|   | 7.20 | Internal Temperature Sensor                 |
|   | 7.21 | Internal Thermal Shutdown 12                |

7.25

7.26 7.27

8

#### 7.24 Internal Voltage Reference ...... 13 Flash ..... 13 OCD Current Protection ...... 13 SCD1 Current Protection ..... 14 7.28 SCD2 Current Protection ..... 14 7.29 SCC Current Protection ...... 14 7.30 SBS Timing Requirements...... 15 7.31 Typical Characteristics ...... 16 Parameter Measurement Information ...... 17 8.1 Battery Parameter Measurements ...... 17 **Detailed Description** 18

| 9  | Detai | iled Description 18           |
|----|-------|-------------------------------|
|    | 9.1   | Overview                      |
|    | 9.2   | Functional Block Diagram 20   |
|    | 9.3   | Feature Description           |
|    | 9.4   | Device Functional Modes 21    |
| 10 | Appl  | ication and Implementation 22 |
|    | 10.1  | Application Information 22    |
|    | 10.2  | Typical Application           |
|    | 10.3  | System Example                |
| 11 | Pow   | er Supply Recommendations     |
| 12 | Layo  | out                           |
|    | 12.1  | Layout Guidelines             |
|    | 12.2  | Layout Example 35             |
| 13 | 器件    | 和文档支持                         |
|    | 13.1  | 文档支持                          |
|    | 13.2  | 社区资源                          |
|    | 13.3  | 商标                            |
|    | 13.4  | Glossary                      |
| 14 | 机械    | 、封装和可订购信息                     |

# 5 修订历史记录

注: 之前版本的页码可能与当前版本有所不同。

| CI | hanges from Revision C (December 2014) to Revision D | Page |
|----|------------------------------------------------------|------|
| •  | 已添加 社区资源部分                                           | 1    |
| •  | Changed SRP, SRN absolute maximum values             | 6    |

# Changes from Revision B (October 2013) to Revision C

7.22 High-Frequency Oscillator..... 12 7.23 Low-Frequency Oscillator ..... 13

| • | Deleted range from Sto      | orage temperatur | e description | <br> | <br> | 6 |
|---|-----------------------------|------------------|---------------|------|------|---|
| • | 己添加 ESD 额定值表,<br>档支持部分,以及机械 |                  |               | <br> | <br> | 1 |

| Cł | Changes from Revision A (June 2011) to Revision B Page |   |  |  |  |
|----|--------------------------------------------------------|---|--|--|--|
| •  | Changed TEST pin resistor value                        | 5 |  |  |  |



www.ti.com.cn

# ige

# Page



# Changes from Original (January 2011) to Revision A Page • Changed TS2 pin number 4 • Changed schematic 23 • Changed Block Diagram 34



## 6 Pin Configuration and Functions



#### **Pin Functions**

| PIN NAME | PIN NUMBER | TYPE <sup>(1)</sup> | DESCRIPTION                                                                                                              |
|----------|------------|---------------------|--------------------------------------------------------------------------------------------------------------------------|
| CHG      | 1          | 0                   | Charge N-FET gate drive                                                                                                  |
| PCR      | 2          | 0                   | Internal Precharge FET output                                                                                            |
| BAT      | 3          | Р                   | Alternate power source                                                                                                   |
| VC1      | 4          | Ι                   | Sense input for positive voltage of top most cell in stack and cell balancing input for top most cell in stack           |
| VC2      | 5          | I                   | Sense input for positive voltage of third lowest cell in stack and cell balancing input for third lowest cell in stack   |
| VC3      | 6          | Ι                   | Sense input for positive voltage of second lowest cell in stack and cell balancing input for second lowest cell in stack |
| VC4      | 7          | Ι                   | Sense input for positive voltage of lowest cell in stack and cell balancing input for lowest cell in stack               |
| VSS      | 8          | Р                   | Device ground                                                                                                            |
| VSS      | 9          | Р                   | Device ground                                                                                                            |
| TS1      | 10         | AI                  | Temperature sensor 1 thermistor input                                                                                    |
| SRP      | 11         | AI                  | Differential Coulomb Counter input                                                                                       |
| NC       | 12         |                     | Not internally connected. Connect to VSS.                                                                                |
| SRN      | 13         | AI                  | Differential Coulomb Counter input                                                                                       |
| NC       | 14         |                     | Not internally connected. Connect to VSS.                                                                                |
| TS2      | 15         | AI                  | Temperature sensor 2 thermistor input                                                                                    |
| PRES     | 16         | Ι                   | Host system present input                                                                                                |
| SMBD     | 17         | I/OD                | SMBus v1.1 data line                                                                                                     |
| NC       | 18         | _                   | Not internally connected. Connect to VSS.                                                                                |
| SMBC     | 19         | I/OD                | SMBus v1.1 clock line                                                                                                    |
| DISP     | 20         | Ι                   | Display active input                                                                                                     |

(1) P = Power Connection, O = Digital Output, AI = Analog Input, I = Digital Input, I/OD = Digital Input/Output



## Pin Functions (continued)

| PIN NAME | PIN NUMBER | TYPE <sup>(1)</sup> | DESCRIPTION                                   |  |  |
|----------|------------|---------------------|-----------------------------------------------|--|--|
| NC       | 21         | _                   | t internally connected. Connect to VSS.       |  |  |
| LED5     | 22         | 0                   | display constant current sink                 |  |  |
| LED4     | 23         | 0                   | LED display constant current sink             |  |  |
| LED3     | 24         | 0                   | LED display constant current sink             |  |  |
| LED2     | 25         | 0                   | LED display constant current sink             |  |  |
| LED1     | 26         | 0                   | LED display constant current sink             |  |  |
| RBI      | 27         | Р                   | RAM backup                                    |  |  |
| REG25    | 28         | Р                   | 2.5-V regulator output                        |  |  |
| VSS      | 29         | Р                   | vice ground                                   |  |  |
| VSS      | 30         | Р                   | rice ground                                   |  |  |
| REG33    | 31         | Р                   | -V regulator output                           |  |  |
| TEST     | 32         | _                   | st pin, connect to VSS through 10-kΩ resistor |  |  |
| FUSE     | 33         | 0                   | Fuse drive                                    |  |  |
| PCHGIN   | 34         | Ι                   | Internal Precharge FET input                  |  |  |
| VCC      | 35         | Р                   | wer supply voltage                            |  |  |
| GPOD     | 36         | I/OD                | gh voltage general purpose I/O                |  |  |
| PACK     | 37         | Р                   | ernate power source                           |  |  |
| DSG      | 38         | 0                   | Discharge N-FET gate drive                    |  |  |

#### 7 Specifications

#### 7.1 Absolute Maximum Ratings

Over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                                             |                                                           | MIN                    | MAX                                                                         | UNIT |  |
|---------------------------------------------|-----------------------------------------------------------|------------------------|-----------------------------------------------------------------------------|------|--|
| Supply voltage, V <sub>MAX</sub>            | VCC, PCHGIN, PCR, TEST, PACK w.r.t. V <sub>SS</sub>       | -0.3                   | 34                                                                          | V    |  |
|                                             | VC1, BAT                                                  | $V_{VC2} - 0.3$        | V <sub>VC2</sub> + 8.5 V<br>or 34 V,<br>whichever is lower                  |      |  |
|                                             | VC2                                                       | $V_{VC3} - 0.3$        | V <sub>VC3</sub> + 8.5 V                                                    |      |  |
| Input voltage, V <sub>IN</sub>              | VC3                                                       | $V_{VC4} - 0.3$        | V <sub>VC4</sub> + 8.5 V                                                    | V    |  |
|                                             | VC4                                                       | V <sub>SRP</sub> – 0.3 | V <sub>SRP</sub> + 8.5 V                                                    |      |  |
|                                             | SRP, SRN                                                  | -0.5                   | 0.5                                                                         |      |  |
|                                             | LED1, LED2, LED3, LED4, LED5, SMBC, SMBD                  | $V_{SS} - 0.3$         | 6.0                                                                         |      |  |
|                                             | DISP,TS1, TS2, PRES                                       | –0.3 V                 | V <sub>REG25</sub> + 0.3 V                                                  |      |  |
|                                             | DSG                                                       | -0.3                   | $V_{PACK}$ + 20 V or<br>V <sub>SS</sub> + 34 V,<br>whichever is lower       |      |  |
| Output voltage, V <sub>O</sub>              | СНБ                                                       | -0.3                   | V <sub>BAT</sub> + 20 V or<br>V <sub>SS</sub> + 34 V,<br>whichever is lower | V    |  |
|                                             | GPOD, FUSE                                                | -0.3                   | 34                                                                          |      |  |
|                                             | RBI, REG25                                                | -0.3                   | 2.75                                                                        |      |  |
|                                             | REG33                                                     | -0.3                   | 5.0                                                                         |      |  |
| Maximum VSS current, I <sub>S</sub>         | S                                                         | 50                     |                                                                             | A    |  |
| Current for cell balancing, I <sub>CB</sub> |                                                           |                        | 10                                                                          | mA   |  |
| Functional Temperature,                     | T <sub>FUNC</sub>                                         | -40                    | 110                                                                         | °C   |  |
| Lead temperature (solder                    | ad temperature (soldering, 10 s), T <sub>SOLDER</sub> 300 |                        | 300                                                                         | °C   |  |
| Storage temperature, Tstg                   |                                                           | -65                    | 150                                                                         | °C   |  |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### 7.2 ESD Ratings

|                    |               |                                                                                |                             | VALUE | UNIT |
|--------------------|---------------|--------------------------------------------------------------------------------|-----------------------------|-------|------|
|                    | Electrostatic | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | All pins except pins 3 to 6 | ±2000 |      |
| V <sub>(ESD)</sub> | discharge     |                                                                                | Pins 3 to 6                 | ±1000 | V    |
|                    |               | Charged device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> |                             | ±500  |      |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

#### 7.3 Recommended Operating Conditions

|                      |                          | MIN | NOM MAX              | UNIT |
|----------------------|--------------------------|-----|----------------------|------|
| Supply voltage       | VCC, PACK, PCHGIN, PCR   |     | 25                   | V    |
|                      | BAT                      | 3.8 | V <sub>VC2</sub> + 5 | v    |
| V <sub>STARTUP</sub> | Start up voltage at PACK | 3   | 5.5                  | V    |



#### **Recommended Operating Conditions (continued)**

Typical values stated where TA = 25°C and VCC = 14.4 V, Min/Max values stated where  $T_A = -40°C$  to 85°C and VCC = 3.8 V to 25 V (unless otherwise noted)

|                    |                              |                               | MIN              | NOM MAX              | UNIT |
|--------------------|------------------------------|-------------------------------|------------------|----------------------|------|
|                    |                              | VC1, BAT                      | V <sub>VC2</sub> | V <sub>VC2</sub> + 5 |      |
|                    |                              | VC2                           | V <sub>VC3</sub> | V <sub>VC3</sub> + 5 |      |
|                    |                              | VC3                           | V <sub>VC4</sub> | V <sub>VC4</sub> + 5 |      |
| V <sub>IN</sub>    | Input voltage range          | VC4                           | V <sub>SRP</sub> | V <sub>SRP</sub> + 5 | V    |
|                    |                              | VCn - VC(n+1), (n=1, 2, 3, 4) | 0                | 5                    |      |
|                    |                              | PACK                          |                  | 25                   |      |
|                    |                              | SRP to SRN                    | -0.2             | 0.2                  |      |
| C <sub>REG33</sub> | External 3.3-V REG capacitor |                               | 1                |                      | μF   |
| C <sub>REG25</sub> | External 2.5-V REG capacitor |                               | 1                |                      | μF   |
| T <sub>OPR</sub>   | Operating temperature        |                               | -40              | 85                   | °C   |

#### 7.4 Thermal Information

| (4)                   | bq3050                                       |             |      |
|-----------------------|----------------------------------------------|-------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | TSSOP (DBT) | UNIT |
|                       |                                              | 38 PINS     |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 64.2        | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case(top) thermal resistance     | 16.5        | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 31.2        | °C/W |
| ΨJT                   | Junction-to-top characterization parameter   | 0.3         | °C/W |
| Ψ <sub>JB</sub>       | Junction-to-board characterization parameter | 26.9        | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case(bottom) thermal resistance  | n/a         | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

#### 7.5 Electrical Characteristics: Supply Current

Typical values stated where TA = 25°C and VCC = 14.4 V, Min/Max values stated where  $T_A = -40°C$  to 85°C and VCC = 3.8 V to 25 V (unless otherwise noted)

|     | PARAMETER                            | TEST CONDITIONS                        | MIN | TYP | MAX | UNIT |
|-----|--------------------------------------|----------------------------------------|-----|-----|-----|------|
|     | Normal                               | CHG on, DSG on, no Flash write         |     | 410 |     |      |
|     | CHG on, DSG on, no SBS communication |                                        | 160 |     |     |      |
| ICC | I <sub>CC</sub> Sleep                | CHG off, DSG off, no SBS communication |     | 80  |     | μA   |
|     | Shutdown                             |                                        |     |     | 3.7 |      |

#### 7.6 Power-On Reset (POR)

|                  | PARAMETER                    | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
|------------------|------------------------------|-----------------|-----|-----|-----|------|
| $V_{IT-}$        | Negative-going voltage input | At REG25        | 1.9 | 2   | 2.1 | V    |
| V <sub>HYS</sub> | POR Hysteresis               | At REG25        | 65  | 125 | 165 | mV   |

#### 7.7 Wake From Sleep

Typical values stated where TA = 25°C and VCC = 14.4 V, Min/Max values stated where  $T_A = -40°C$  to 85°C and VCC = 3.8 V to 25 V (unless otherwise noted)

|                                    | PARAMETER                                           | TEST CONDITIONS   | MIN | TYP  | MAX | UNIT |
|------------------------------------|-----------------------------------------------------|-------------------|-----|------|-----|------|
| V <sub>WAKE</sub> V <sub>WAK</sub> |                                                     | V <sub>WAKE</sub> | 0.2 | 1.2  | 2   |      |
|                                    |                                                     | V <sub>WAKE</sub> | 0.4 | 2.4  | 3.6 | ~\/  |
|                                    | V <sub>WAKE</sub> Threshold                         | V <sub>WAKE</sub> | 2   | 5    | 6.8 | mV   |
|                                    |                                                     | V <sub>WAKE</sub> | 5.3 | 10   | 13  |      |
| V <sub>WAKE_TCO</sub>              | Temperature drift of VWAKE accuracy                 |                   |     | 0.5% |     | °C   |
| t <sub>WAKE</sub>                  | Time from application of current and wake of bq3050 |                   |     | 0.2  | 1   | ms   |

#### 7.8 RBI RAM Backup

Typical values stated where TA = 25°C and VCC = 14.4 V, Min/Max values stated where  $T_A$  = -40°C to 85°C and VCC = 3.8 V to 25 V (unless otherwise noted)

|                    | PARAMETER                        | TEST CONDITIONS                                                    | MIN | TYP | MAX  | UNIT |
|--------------------|----------------------------------|--------------------------------------------------------------------|-----|-----|------|------|
|                    |                                  | $VRBI > V_{(RBI)MIN}, VCC < VIT$                                   |     | 20  | 1100 |      |
| I <sub>(RBI)</sub> | RBI data-retention input current | VRBI > $V_{(RBI)MIN}$ , VCC < VIT,<br>T <sub>A</sub> = 0°C to 70°C |     |     | 500  | nA   |
| V <sub>(RBI)</sub> | RBI data-retention voltage       |                                                                    | 1   |     |      | V    |

#### 7.9 3.3-V Regulator

|                        | PARAMETER                                | TEST CONDITIONS                                                 | MIN | TYP  | MAX | UNIT |
|------------------------|------------------------------------------|-----------------------------------------------------------------|-----|------|-----|------|
| V <sub>REG33</sub>     | Regulator output voltage                 | 3.8 V < VCC or BAT $\leq$ 5 V,<br>I <sub>CC</sub> $\leq$ 4 mA   | 2.4 |      | 3.5 |      |
|                        |                                          | 5V < VCC or BAT $\leq$ 6.8 V,<br>I <sub>CC</sub> $\leq$ 13 mA   | 3.1 | 3.3  | 3.5 | V    |
|                        |                                          | 6.8 V < VCC or BAT $\leq$ 20 V,<br>I <sub>CC</sub> $\leq$ 30 mA | 3.1 | 3.3  | 3.5 |      |
| I <sub>REG33</sub>     | Regulator output current                 |                                                                 | 2   |      |     | mA   |
| $\Delta V_{(VDDTEMP)}$ | Regulator output change with temperature | VCC or BAT = 14.4 V, $I_{REG33}$ = 2 mA                         |     | 0.2% |     |      |
| $\Delta V_{(VDDLINE)}$ | Line regulation                          | VCC or BAT = 14.4 V, I <sub>REG33</sub> = 2 mA                  |     | 1    | 13  | mV   |
| $\Delta V_{(VDDLOAD)}$ | Load regulation                          | VCC or BAT = 14.4 V, $I_{REG33} = 2 \text{ mA}$                 |     | 5    | 18  | mV   |
|                        | Current limit                            | VCC or BAT = 14.4 V, V <sub>REG33</sub> = 3 V                   |     |      | 70  | mA   |
| (REG33MAX)             | Current limit                            | VCC or BAT = 14.4 V, V <sub>REG33</sub> = 0 V                   |     |      | 33  |      |



#### 7.10 2.5-V Regulator

Typical values stated where TA = 25°C and VCC = 14.4 V, Min/Max values stated where  $T_A = -40°C$  to 85°C and VCC = 3.8 V to 25 V (unless otherwise noted)

|                         | PARAMETER                                | TEST CONDITIONS                               | MIN  | TYP   | MAX  | UNIT |
|-------------------------|------------------------------------------|-----------------------------------------------|------|-------|------|------|
| V <sub>REG25</sub>      | Regulator output voltage                 | I <sub>REG25</sub> = 10 mA                    | 2.35 | 2.5   | 2.55 | V    |
| I <sub>REG25</sub>      | Regulator output current                 |                                               | 3    |       |      | mA   |
| $\Delta V_{(VDDTEMP)}$  | Regulator output change with temperature | VCC or BAT = 14.4 V, $I_{REG25}$ = 2 mA       |      | 0.25% |      |      |
| $\Delta V_{(VDDLINE)}$  | Line regulation                          | VCC or BAT = 14.4 V, $I_{REG25}$ = 2 mA       |      | 1     | 4    | mV   |
| $\Delta V_{(VDDLOAD)}$  | Load regulation                          | VCC or BAT = 14.4 V, $I_{REG25}$ = 2 mA       |      | 20    | 40   | mV   |
| I <sub>(REG33MAX)</sub> | Current limit                            | VCC or BAT = 14.4 V, $V_{REG25}$ = 2.3 V      |      |       | 65   | ~ ^  |
|                         |                                          | VCC or BAT = 14.4 V, V <sub>REG25</sub> = 0 V |      |       | 23   | mA   |

# 7.11 DISP, PRES, SMBD, SMBC

Typical values stated where TA = 25°C and VCC = 14.4 V, Min/Max values stated where  $T_A = -40°C$  to 85°C and VCC = 3.8 V to 25 V (unless otherwise noted)

|                        | PARAMETER                | TEST CONDITIONS                                                                              | MIN   | TYP | MAX  | UNIT |
|------------------------|--------------------------|----------------------------------------------------------------------------------------------|-------|-----|------|------|
| V <sub>IH</sub>        | High-level input         | DISP, PRES, SMBD, SMBC                                                                       | 2.0   |     |      | V    |
| VIL                    | Low-level input          | DISP, PRES, SMBD, SMBC                                                                       |       |     | 0.8  | V    |
| V <sub>OL</sub>        | Low-level output voltage | SMBD, SMBC                                                                                   |       |     | 0.4  | V    |
| C <sub>IN</sub>        | Input capacitance        | DISP, PRES, SMBD, SMBC                                                                       |       | 5   |      | pF   |
| I <sub>LKG</sub>       | Input leakage current    | DISP, PRES, SMBD, SMBC                                                                       |       |     | 1    | μA   |
| I <sub>WPU</sub>       | Weak Pull Up Current     | $\overline{\text{PRES}}$ , $V_{\text{OH}} = V_{\text{REG25}} - 0.5 \text{ V}$                | 60    |     | 120  | μA   |
| I(DISP)                | DISP source currents     | $\overline{\text{DISP}}$ active, $\overline{\text{DISP}} = V_{\text{REG25}} - 0.6 \text{ V}$ | -3    |     |      | mA   |
| I <sub>LKG(DISP)</sub> | DISP leakage current     | DISP inactive                                                                                | -0.22 |     | 0.22 | μA   |
| R <sub>PD(SMBx)</sub>  | SMBC, SMBD Pull-Down     | $T_{A} = -40$ to $100^{\circ}C$                                                              | 550   | 775 | 1000 | kΩ   |

#### 7.12 CHG, DSG FET Drive

|                          | PARAMETER                                        | TEST CONDITIONS                                                                                                                                                                                                                                                                                               | MIN  | TYP | MAX  | UNIT |
|--------------------------|--------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----|------|------|
|                          |                                                  | $V_{O(FETONDSG)} = V_{(DSG)} - V_{PACK}, V_{GS}$<br>connect 10 M $\Omega$ , VCC 3.8 V to 8.4 V                                                                                                                                                                                                                | 8    | 9.7 | 12   |      |
| V <sub>(FETON)</sub>     | Output voltage, charge, and                      |                                                                                                                                                                                                                                                                                                               | 9    | 11  | 12   | V    |
|                          | discharge FETs on                                | $V_{O(FETONCHG)} = V_{(CHG)} - V_{BAT}, V_{GS}$<br>connect 10 MΩ, VCC 3.8 V to 8.4 V                                                                                                                                                                                                                          | 8    | 9.7 | 12   | V    |
|                          |                                                  | $V_{O(FETONCHG)} = V_{(CHG)} - V_{BAT}, V_{GS}$<br>connect 10 MΩ, VCC > 8.4 V                                                                                                                                                                                                                                 | 9    | 11  | 12   |      |
| M                        | Output voltage, charge and<br>discharge FETs off | $VO_{(FETOFFDSG)} = V_{(DSG)} - V_{PACK}$                                                                                                                                                                                                                                                                     | -0.4 |     | 0.4  | V    |
| V <sub>(FETOFF)</sub>    |                                                  | $V_{O(FETOFFCHG)} = V_{(CHG)} - V_{BAT}$                                                                                                                                                                                                                                                                      | -0.4 |     | 0.4  | V    |
| t <sub>r</sub> Rise time | Disc time                                        | $\begin{array}{l} C_L{=} 4700 \text{ pF} \\ R_G{=} 5.1 \text{ k}\Omega \\ \text{VCC} < 8.4 \\ \text{V}_{\text{DSG}}{:} \text{V}_{\text{BAT}} \text{ to } \text{V}_{\text{BAT}} + 4 \text{ V} \\ \text{V}_{\text{CHG}}{:} \text{V}_{\text{PACK}} \text{ to } \text{V}_{\text{PACK}} + 4 \text{ V} \end{array}$ |      | 800 | 1400 |      |
|                          | Rise time                                        |                                                                                                                                                                                                                                                                                                               |      | 200 | 500  | μs   |

### CHG, DSG FET Drive (continued)

Typical values stated where TA = 25°C and VCC = 14.4 V, Min/Max values stated where  $T_A = -40°C$  to 85°C and VCC = 3.8 V to 25 V (unless otherwise noted)

| PA                       | ARAMETER | TEST CONDITIONS                                                                                                                                                                                                                                          | MIN | TYP | MAX | UNIT |
|--------------------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| t <sub>f</sub> Fall time | e        | $\begin{array}{l} C_L = 4700 \text{ pF} \\ R_G = 5.1 \text{ k}\Omega \\ V_{DSG}\text{: } V_{BAT} + V_{O(FETONDSG)} \text{ to } V_{BAT} \\ + 1 \text{ V} \\ V_{CHG}\text{: } V_{PACK} + V_{O(FETONCHG)} \text{ to} \\ V_{PACK} + 1 \text{ V} \end{array}$ |     | 80  | 200 | μs   |

#### 7.13 Internal Precharge Limiting

Typical values stated where TA = 25°C and VCC = 14.4 V, Min/Max values stated where  $T_A = -40°C$  to 85°C and VCC = 3.8 V to 25 V (unless otherwise noted)

|                         | PARAMETER                    | TEST CONDITIONS                                                 | MIN | TYP | MAX | UNIT |
|-------------------------|------------------------------|-----------------------------------------------------------------|-----|-----|-----|------|
| I <sub>PCHGMAX</sub>    | Maximum Precharge current    | 3-cell and 4-cell configuration                                 |     |     | 100 | mA   |
| 5                       | Internal Dracharge FFT DDCON | $V_{DS(PRECHG)} \ge 1 \text{ V}, \text{ VCC} < 8.4 \text{ V}$   | 30  | 55  | 85  | 0    |
| R <sub>PCHG_RDSON</sub> | Internal Precharge FET RDSON | $V_{DS(PRECHG)} \ge 1 \text{ V}, \text{ VCC} \ge 8.4 \text{ V}$ | 15  | 30  | 55  | Ω    |

#### 7.14 GPOD

Typical values stated where TA = 25°C and VCC = 14.4 V, Min/Max values stated where  $T_A = -40$ °C to 85°C and VCC = 3.8 V to 25 V (unless otherwise noted)

|                      | PARAMETER               | TEST CONDITIONS        | MIN | TYP | MAX      | UNIT |
|----------------------|-------------------------|------------------------|-----|-----|----------|------|
| V <sub>PU_GPOD</sub> | GPOD Pull-Up Voltage    |                        |     |     | $V_{CC}$ | V    |
| V <sub>OL_GPOD</sub> | GPOD Output Voltage Low | I <sub>OL</sub> = 1 mA | 0.3 |     |          | V    |

#### 7.15 FUSE

Typical values stated where TA = 25°C and VCC = 14.4 V, Min/Max values stated where  $T_A = -40°C$  to 85°C and VCC = 3.8 V to 25 V (unless otherwise noted)

|                       | PARAMETER                                       | TEST CONDITIONS                                                                                                                                                   | MIN | TYP | MAX | UNIT |
|-----------------------|-------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| V <sub>OH(FUSE)</sub> | High-level FUSE output                          | VCC = 3.8 V to 9 V                                                                                                                                                | 2.4 |     | 8.5 | V    |
|                       |                                                 | VCC = 9 V to 25 V                                                                                                                                                 | 7   | 8   | 9   |      |
|                       | Weak pullup current in off state <sup>(1)</sup> |                                                                                                                                                                   | 2.8 |     |     | V    |
| V <sub>IH(FUSE)</sub> |                                                 |                                                                                                                                                                   |     | 100 |     | nA   |
| t <sub>R(FUSE)</sub>  | FUSE output rise time                           | $\label{eq:CL} \begin{array}{l} C_L = 1 \text{ nF}, \text{ VCC} = 9 \text{ V to } 25 \text{ V}, \\ \text{V}_{OH(FUSE)} = 0 \text{ V to } 5 \text{ V} \end{array}$ |     | 5   | 20  | μs   |
| Z <sub>O(FUSE)</sub>  | FUSE output impedance                           |                                                                                                                                                                   |     | 2   | 5   | kΩ   |

(1) Verified by design. Not production tested.

# 7.16 LED5, LED4, LED3, LED2, LED1

|                                          | PARAMETER                     | TEST CONDITIONS              | MIN | TYP | MAX | UNIT |
|------------------------------------------|-------------------------------|------------------------------|-----|-----|-----|------|
| CIN                                      | Input capacitance             |                              |     | 5   |     | pF   |
| I <sub>LKG</sub>                         | Input leakage current         |                              |     |     | 1   | μA   |
| I <sub>OL</sub> Low-level output current |                               | VOL = 0.4 V,<br>3 mA setting | 2.5 | 3.5 | 4.5 |      |
|                                          | Low-level output current      | VOL = 0.4 V,<br>4 mA setting | 3.0 | 4.5 | 6.0 | mA   |
|                                          |                               | VOL = 0.4 V,<br>5 mA setting | 3.5 | 5.5 | 7.5 |      |
| I <sub>LEDx</sub>                        | Current matching between LEDx |                              |     | 0.1 |     | mA   |

#### 7.17 Coulomb Counter

Typical values stated where TA = 25°C and VCC = 14.4 V, Min/Max values stated where  $T_A = -40$ °C to 85°C and VCC = 3.8 V to 25 V (unless otherwise noted)

| PARAMETER                     | TEST CONDITIONS           | MIN   | TYP  | MAX  | UNIT   |
|-------------------------------|---------------------------|-------|------|------|--------|
| Input voltage range           | SRP – SRN                 | -0.20 |      | 0.25 | V      |
| Conversion time               | Single conversion         |       | 250  |      | ms     |
| Resolution (no missing codes) |                           | 16    |      |      | Bits   |
| Effective resolution          | Single conversion, signed | 15    |      |      | Bits   |
| Offset error                  | Post calibrated           |       | 10   |      | μV     |
| Offset error drift            |                           |       | 0.3  | 0.5  | µV/°C  |
| Full-scale error              |                           | -0.8% | 0.2% | 0.8% |        |
| Full-scale error drift        |                           |       |      | 150  | PPM/°C |
| Effective input resistance    |                           | 2.5   |      |      | mΩ     |

## 7.18 VC1, VC2, VC3, VC4

Typical values stated where TA = 25°C and VCC = 14.4 V, Min/Max values stated where  $T_A = -40$ °C to 85°C and VCC = 3.8 V to 25 V (unless otherwise noted)

|                    | PARAMETER                                              | TEST CONDITIONS                                                                                          | MIN   | TYP | MAX | UNIT |
|--------------------|--------------------------------------------------------|----------------------------------------------------------------------------------------------------------|-------|-----|-----|------|
|                    | Input voltage range                                    | VC4 – VC3, VC3 – VC2, VC2 –<br>VC1, VC1 – VSS                                                            | -0.20 |     | 8   | V    |
| VIN                | Conversion time                                        | Single conversion                                                                                        |       | 32  |     | ms   |
|                    | Resolution (no missing codes)                          |                                                                                                          | 16    |     |     | Bits |
|                    | Effective resolution                                   | Single conversion, signed                                                                                | 15    |     |     | Bits |
| D                  | $R_{DS(ON)}$ for internal FET at V_{DS} > 2 V          | $\label{eq:VDS} \begin{array}{l} V_{DS} = VC4 - VC3, \ VC3 - VC2, \\ VC2 - VC1, \ VC1 - VSS \end{array}$ | 200   | 310 | 430 |      |
| R <sub>(BAL)</sub> | $$R_{\text{DS(ON)}}$$ for internal FET at V_{DS} > 4 V | V <sub>DS</sub> = VC4 - VC3, VC3 - VC2,<br>VC2 - VC1, VC1 - VSS                                          | 60    | 125 | 230 | Ω    |

#### 7.19 TS1, TS2

Typical values stated where TA = 25°C and VCC = 14.4 V, Min/Max values stated where  $T_A = -40°C$  to 85°C and VCC = 3.8 V to 25 V (unless otherwise noted)

|                    | PARAMETER                                | TEST CONDITIONS      | MIN   | TYP  | MAX                         | UNIT   |
|--------------------|------------------------------------------|----------------------|-------|------|-----------------------------|--------|
| R                  | Internal pullup resistor                 |                      | 16.5  | 17.5 | 19                          | KΩ     |
| R <sub>DRIFT</sub> | Internal pullup resistor drift from 25°C |                      |       |      | 200                         | PPM/°C |
| R <sub>PAD</sub>   | Internal pin pad resistance              |                      |       | 84   |                             | Ω      |
|                    | Input voltage range                      | TS1 – VSS, TS2 – VSS | -0.20 |      | 0.8 ×<br>V <sub>REG25</sub> | V      |
| V <sub>IN</sub>    | Conversion time                          |                      |       | 16   |                             | ms     |
|                    | Resolution (no missing codes)            |                      | 16    |      |                             | Bits   |
|                    | Effective resolution                     |                      | 11    | 12   |                             | Bits   |

#### 7.20 Internal Temperature Sensor

|         | PARAMETER                     | TEST CONDITIONS | MIN  | TYP | MAX  | UNIT  |
|---------|-------------------------------|-----------------|------|-----|------|-------|
|         | Temperature sensor voltage    |                 | -1.9 | -2  | -2.1 | mV/°C |
| M       | Conversion time               |                 |      | 16  |      | ms    |
| V(TEMP) | Resolution (no missing codes) |                 | 16   |     |      | Bits  |
|         | Effective resolution          |                 | 11   | 12  |      | Bits  |

#### 7.21 Internal Thermal Shutdown

Typical values stated where TA = 25°C and VCC = 14.4 V, Min/Max values stated where  $T_A = -40°C$  to 85°C and VCC = 3.8 V to 25 V (unless otherwise noted)

|                      | PARAMETER                       | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
|----------------------|---------------------------------|-----------------|-----|-----|-----|------|
| T <sub>MAX1</sub>    | Maximum PCHG temperature        |                 | 110 |     | 150 | °C   |
| T <sub>MAX2</sub>    | Maximum REG33 temperature       |                 | 125 |     | 175 | °C   |
| T <sub>RECOVER</sub> | Recovery hysteresis temperature |                 |     | 10  |     | °C   |
| t <sub>PROTECT</sub> | Protection time                 |                 |     | 5   |     | μs   |

#### 7.22 High-Frequency Oscillator

Typical values stated where TA = 25°C and VCC = 14.4 V, Min/Max values stated where  $T_A = -40°C$  to 85°C and VCC = 3.8 V to 25 V (unless otherwise noted)

|                           | PARAMETER                         | TEST CONDITIONS                       | MIN | TYP    | MAX | UNIT |
|---------------------------|-----------------------------------|---------------------------------------|-----|--------|-----|------|
| f <sub>(OSC)</sub>        | Operating frequency of CPU Clock  |                                       |     | 4.194  |     | MHz  |
| f <sub>(EIO)</sub> Freque | Frequency error <sup>(1)(2)</sup> | $T_A = -20^{\circ}C$ to $70^{\circ}C$ | -2% | ±0.25% | 2%  |      |
|                           | Frequency endress /               | $T_A = -40^{\circ}C$ to $85^{\circ}C$ | -3% | ±0.25% | 3%  |      |
| t <sub>(SXO)</sub>        | Start-up time <sup>(3)</sup>      | $T_A = -25^{\circ}C$ to $85^{\circ}C$ |     | 3      | 6   | ms   |

(1) The frequency error is measured from 4.194 MHz.

(2) The frequency drift is included and measured from the trimmed frequency at  $V_{REG25} = 2.5 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ .

(3) The start-up time is defined as the time it takes for the oscillator output frequency to be ±3% when the device is already powered.



#### 7.23 Low-Frequency Oscillator

Typical values stated where TA = 25°C and VCC = 14.4 V, Min/Max values stated where  $T_A = -40°C$  to 85°C and VCC = 3.8 V to 25 V (unless otherwise noted)

|                       | PARAMETER                         | TEST CONDITIONS                       | MIN   | TYP    | MAX  | UNIT |
|-----------------------|-----------------------------------|---------------------------------------|-------|--------|------|------|
| f <sub>(LOSC)</sub>   | Operating frequency               |                                       |       | 32.768 |      | kHz  |
| f <sub>(LEIO)</sub> F | Frequency error <sup>(1)(2)</sup> | $T_A = -20^{\circ}C$ to $70^{\circ}C$ | -1.5% | ±0.25% | 1.5% |      |
|                       | Frequency error (                 | $T_A = -40^{\circ}C$ to $85^{\circ}C$ | -2.5% | ±0.25% | 2.5% |      |
| t <sub>(LSXO)</sub>   | Start-up time <sup>(3)</sup>      | $T_A = -25^{\circ}C$ to $85^{\circ}C$ |       |        | 100  | μs   |

(1) The frequency drift is included and measured from the trimmed frequency at VCC = 2.5 V,  $T_A = 25^{\circ}C$ .

(2) The frequency error is measured from 32.768 kHz.

(3) The start-up time is defined as the time it takes for the oscillator output frequency to be  $\pm 3\%$ .

#### 7.24 Internal Voltage Reference

Typical values stated where TA = 25°C and VCC = 14.4 V, Min/Max values stated where  $T_A = -40°C$  to 85°C and VCC = 3.8 V to 25 V (unless otherwise noted)

|                  | PARAMETER                  | TEST CONDITIONS                       | MIN   | TYP   | MAX   | UNIT    |
|------------------|----------------------------|---------------------------------------|-------|-------|-------|---------|
| V <sub>REF</sub> | Internal reference voltage |                                       | 1.215 | 1.225 | 1.230 | V       |
|                  |                            | $T_A = -25^{\circ}C$ to $85^{\circ}C$ |       | ±80   |       | PPM/°C  |
| VREF_DRIFT       |                            | $T_A = 0^{\circ}C$ to $60^{\circ}C$   |       | ±50   |       | PPIM/ C |

#### 7.25 Flash

Typical values stated where TA = 25°C and VCC = 14.4 V, Min/Max values stated where  $T_A = -40°C$  to 85°C and VCC = 3.8 V to 25 V (unless otherwise noted)

|                           | PARAMETER <sup>(1)</sup>        | TEST CONDITIONS                       | MIN | ТҮР | MAX | UNIT  |
|---------------------------|---------------------------------|---------------------------------------|-----|-----|-----|-------|
|                           | Data retention                  |                                       | 10  |     |     | Year  |
|                           |                                 | Data Flash                            | 20k |     |     | Cuala |
|                           | Flash programming write-cycles  | Instruction Flash                     | 1k  |     |     | Cycle |
| I <sub>CC(PROG_DF)</sub>  | Data Flash-write supply current | $T_A = -40^{\circ}C$ to $85^{\circ}C$ |     | 3   | 4   | mA    |
| I <sub>CC(ERASE_DF)</sub> | Data Flash-erase supply current | $T_A = -40^{\circ}C$ to $85^{\circ}C$ |     | 3   | 18  | mA    |

(1) Verified by design. Not production tested.

#### 7.26 OCD Current Protection

|                          | PARAMETER                                         | TEST CONDITIONS                | MIN  | TYP | MAX | UNIT |
|--------------------------|---------------------------------------------------|--------------------------------|------|-----|-----|------|
| N/                       | OCD detection threshold voltage                   | RSNS = 0                       | 50   |     | 200 | m)/  |
| V <sub>(OCD)</sub>       | range, typical                                    | RSNS = 1                       | 25   |     | 100 | mV   |
| $\Delta V_{(OCDT)}$      | OCD detection threshold voltage program step      | RSNS = 0                       |      | 10  |     | m)/  |
|                          |                                                   | RSNS = 1                       |      | 5   |     | mV   |
| V <sub>(OFFSET)</sub>    | OCD offset                                        |                                | -10  |     | 10  | mV   |
| V <sub>(Scale_Err)</sub> | OCD scale error                                   |                                | -10% |     | 10% |      |
| t <sub>(OCDD)</sub>      | Overcurrent in discharge delay                    |                                | 1    |     | 31  | ms   |
| t <sub>(OCDD_STEP)</sub> | OCDD step options                                 |                                |      | 2   |     | ms   |
| t <sub>(DETECT)</sub>    | Current fault detect time                         | VSRP – SRN = VTHRESH + 12.5 mV |      |     | 160 | μs   |
| t <sub>ACC</sub>         | Overcurrent and short-circuit delay time accuracy | Accuracy of typical delay time | -20% |     | 20% |      |

**bq3050** ZHCSBS5D – JANUARY 2011 – REVISED MAY 2015



www.ti.com.cn

#### 7.27 SCD1 Current Protection

Typical values stated where TA = 25°C and VCC = 14.4 V, Min/Max values stated where  $T_A = -40°C$  to 85°C and VCC = 3.8 V to 25 V (unless otherwise noted)

|                          | PARAMETER                                         | TEST CONDITIONS                  | MIN                        | TYP | MAX  | UNIT |  |
|--------------------------|---------------------------------------------------|----------------------------------|----------------------------|-----|------|------|--|
| M                        | SCD1 detection threshold                          | RSNS = 0                         | 100                        |     | 450  |      |  |
| V <sub>(SDC1)</sub>      | voltage range, typical                            | RSNS = 1                         | 50                         |     | 225  | mV   |  |
| A) /                     | SCD1 detection threshold                          | RSNS = 0                         |                            | 50  |      |      |  |
| $\Delta V_{(SCD1T)}$     | voltage program step                              | RSNS = 1                         |                            | 25  |      | mV   |  |
| V <sub>(OFFSET)</sub>    | SCD1 offset                                       |                                  | -10                        |     | 10   | mV   |  |
| V <sub>(Scale_Err)</sub> | SCD1 scale error                                  |                                  | -10%                       |     | 10%  |      |  |
|                          |                                                   | Chart sinsuit in diashanna dalau | AFE.STATE_CNTL[SCDDx2] = 0 | 0   |      | 915  |  |
| t(SCD1D)                 | Short-circuit in discharge delay                  | AFE.STATE_CNTL[SCDDx2] = 1       | 0                          |     | 1830 | μs   |  |
| 1                        |                                                   | AFE.STATE_CNTL[SCDDx2] = 0       |                            | 61  |      |      |  |
| t(SCD1D_STEP)            | SCD1D step options                                | AFE.STATE_CNTL[SCDDx2] = 1       |                            | 122 |      | μs   |  |
| t <sub>(DETECT)</sub>    | Current fault detect time                         | VSRP – SRN = VTHRESH + 12.5 mV   |                            |     | 160  | μs   |  |
| t <sub>ACC</sub>         | Overcurrent and short-circuit delay time accuracy | Accuracy of typical delay time   | -20%                       |     | 20%  |      |  |

#### 7.28 SCD2 Current Protection

Typical values stated where TA = 25°C and VCC = 14.4 V, Min/Max values stated where  $T_A = -40°C$  to 85°C and VCC = 3.8 V to 25 V (unless otherwise noted)

|                          | PARAMETER                                         | TEST CONDITIONS                | MIN  | TYP  | MAX | UNIT |
|--------------------------|---------------------------------------------------|--------------------------------|------|------|-----|------|
| \/                       | SCD2 detection threshold                          | RSNS = 0                       | 100  |      | 450 |      |
| V <sub>(SDC2)</sub>      | voltage range, typical                            | RSNS = 1                       | 50   |      | 225 | mV   |
| A) (                     | SCD2 detection threshold                          | RSNS = 0                       |      | 50   |     |      |
| $\Delta V_{(SCD2T)}$     | voltage program step                              | RSNS = 1                       |      | 25   |     | mV   |
| V <sub>(OFFSET)</sub>    | SCD2 offset                                       |                                | -10  |      | 10  | mV   |
| V <sub>(Scale_Err)</sub> | SCD2 scale error                                  |                                | -10% |      | 10% |      |
|                          | Chart aircuit in discharge dalou                  | AFE.STATE_CNTL[SCDDx2] = 0     | 0    |      | 458 |      |
| t <sub>(SCD1D)</sub>     | Short-circuit in discharge delay                  | AFE.STATE_CNTL[SCDDx2] = 1     | 0    |      | 915 | μs   |
|                          |                                                   | AFE.STATE_CNTL[SCDDx2] = 0     |      | 30.5 |     |      |
| t(SCD2D_STEP)            | SCD2D step options                                | AFE.STATE_CNTL[SCDDx2] = 1     |      | 61   |     | μs   |
| t <sub>(DETECT)</sub>    | Current fault detect time                         | VSRP – SRN = VTHRESH + 12.5 mV |      |      | 160 | μs   |
| t <sub>ACC</sub>         | Overcurrent and short-circuit delay time accuracy | Accuracy of typical delay time | -20% |      | 20% |      |

#### 7.29 SCC Current Protection

| PARAMETER                |                                                   | TEST CONDITIONS                | MIN  | TYP | MAX  | UNIT |
|--------------------------|---------------------------------------------------|--------------------------------|------|-----|------|------|
| V                        | SCC detection threshold voltage                   | RSNS = 0                       | -100 |     | -300 | m)/  |
| V <sub>(SCCT)</sub>      | range, typical                                    | RSNS = 1                       | -50  |     | -225 | mV   |
|                          |                                                   | RSNS = 0                       |      | -50 |      | mV   |
|                          |                                                   | RSNS = 1                       |      | -25 |      | mv   |
| V <sub>(OFFSET)</sub>    | SCC offset                                        |                                | -10  |     | 10   | mV   |
| V <sub>(Scale_Err)</sub> | SCC scale error                                   |                                | -10% |     | 10%  |      |
| t <sub>(SCCD)</sub>      | Short-circuit in charge delay                     |                                | 0    |     | 915  | ms   |
| t <sub>(SCCD_STEP)</sub> | SCCD step options                                 |                                |      | 61  |      | ms   |
| t <sub>(DETECT)</sub>    | Current fault detect time                         | VSRP – SRN = VTHRESH + 12.5 mV |      |     | 160  | μs   |
| t <sub>ACC</sub>         | Overcurrent and short-circuit delay time accuracy | Accuracy of typical delay time | -20% |     | 20%  |      |

#### 7.30 SBS Timing Requirements

|                       |                                         |                                        | MIN | ТҮР  | MAX    | UNIT |
|-----------------------|-----------------------------------------|----------------------------------------|-----|------|--------|------|
| f <sub>SMB</sub>      | SMBus operating frequency               | Slave mode, SMBC 50% duty cycle        | 10  |      | 100    | kHz  |
| f <sub>MAS</sub>      | SMBus master clock frequency            | Master mode, no clock low slave extend |     | 51.2 |        | kHz  |
| t <sub>BUF</sub>      | Bus free time between start and s       | stop                                   | 4.7 |      |        | μs   |
| t <sub>HD:STA</sub>   | Hold time after (repeated) start        |                                        | 4.0 |      |        | μs   |
| t <sub>SU:STA</sub>   | Repeated start setup time               |                                        | 4.7 |      |        | μs   |
| t <sub>SU:STO</sub>   | Stop setup time                         |                                        | 4.0 |      |        | μs   |
| t <sub>HD:DAT</sub>   | Data hold time                          |                                        | 300 |      |        | ns   |
| t <sub>SU:DAT</sub>   | Data setup time                         |                                        | 250 |      |        | ns   |
| t <sub>TIMEOUT</sub>  | Error signal/detect                     | See <sup>(1)</sup>                     | 25  |      | 35     | ms   |
| t <sub>LOW</sub>      | Clock low period                        |                                        | 4.7 |      |        | μs   |
| t <sub>HIGH</sub>     | Clock high period                       | See <sup>(2)</sup>                     |     | Dis  | sabled |      |
| t <sub>HIGH</sub>     | Clock high period                       | See <sup>(2)</sup>                     | 4.0 |      | 50     | μs   |
| t <sub>LOW:SEXT</sub> | Cumulative clock low slave extend time  | See <sup>(3)</sup>                     |     |      | 25     | ms   |
| t <sub>LOW:MEXT</sub> | Cumulative clock low master extend time | See <sup>(4)</sup>                     |     |      | 10     | ms   |
| t <sub>F</sub>        | Clock/data fall time                    | See <sup>(5)</sup>                     |     |      | 300    | ns   |
| t <sub>R</sub>        | Clock/data rise time                    | See <sup>(6)</sup>                     |     |      | 1000   | ns   |

(1)

The bq3050 times out when any clock low exceeds  $t_{TIMEOUT}$ .  $t_{HIGH}$ , Max, is the minimum bus idle time. SMBC = 1 for t > 50 µs causes reset of any transaction involving bq3050 that is in progress. This specification is valid when the THIGH\_VAL=0. If THIGH\_VAL = 1, then the value of THIGH is set by THIGH\_1,2 and the time-out is (2) not SMBus standard.

tLOW:SEXT is the cumulative time a slave device is allowed to extend the clock cycles in one message from initial start to the stop. (3)

t<sub>LOW:MEXT</sub> is the cumulative time a master device is allowed to extend the clock cycles in one message from initial start to the stop. (4)

Rise time tR =  $V_{ILMAX} - 0.15$ ) to ( $V_{IHMIN} + 0.15$ ) (5)

SMBC

Fall time tF =  $0.9 V_{DD}$  to (V<sub>ILMAX</sub> - 0.15) (6)







Figure 1. SMBus Timing Diagram



# 7.31 Typical Characteristics





#### 8 Parameter Measurement Information

#### 8.1 Battery Parameter Measurements

#### 8.1.1 Charge and Discharge Counting

The bq3050 uses an integrating delta-sigma analog-to-digital converter (ADC) for current measurement, and a second delta-sigma ADC for individual cell and battery voltage and temperature measurement.

The integrating delta-sigma ADC measures the charge/discharge flow of the battery by measuring the voltage drop across a small-value sense resistor between the SR1 and SR2 pins. The integrating ADC measures bipolar signals from –0.25 V to 0.25 V. The bq3050 detects charge activity when  $V_{SR} = V_{(SRP)} - V_{(SRN)}$  is positive, and discharge activity when  $V_{SR} = V_{(SRP)} - V_{(SRN)}$  is negative. The bq3050 continuously integrates the signal over time, using an internal counter. The fundamental rate of the counter is 0.65 nVh.

#### 8.1.2 Voltage

The bq3050 updates the individual series cell voltages at 0.25-second intervals. The internal ADC of the bq3050 measures the voltage, and scales and calibrates it appropriately. This data is also used to calculate the impedance of the cell for the CEDV gas-gauging.

#### 8.1.3 Current

The bq3050 uses the SRP and SRN inputs to measure and calculate the battery charge and discharge current using a 5-m $\Omega$  to 20-m $\Omega$  typ. sense resistor.

#### 8.1.4 Auto Calibration

The bq3050 provides an auto-calibration feature to cancel the voltage offset error across SRN and SRP for maximum charge measurement accuracy. The bq3050 performs auto-calibration when the SMBus lines stay low continuously for a minimum of 5 s.

#### 8.1.5 Temperature

The bq3050 has an internal temperature sensor and inputs for two external temperature sensors. All three temperature sensor options are individually enabled and configured for cell or FET temperature. Two configurable thermistor models are provided to allow the monitoring of cell temperature in addition to FET temperature, which may be of a higher temperature type.

#### 8.1.6 Communications

The bq3050 uses SMBus v1.1 with Master Mode and packet error checking (PEC) options per the SBS specification.

#### 8.1.6.1 SMBus On and Off State

The bq3050 detects an SMBus off state when SMBC and SMBD are low for two or more seconds. Clearing this state requires that either SMBC or SMBD transition high. The communication bus will resume activity within 1 ms.

#### 8.1.6.2 SBS Commands

See the *bq3050 Technical Reference Manual* (SLUU485) for further details.



#### 9 Detailed Description

#### 9.1 Overview

The bq3050 device measures the voltage, temperature, and current to determine battery capacity and state-ofcharge (SOC). The bq3050 monitors charge and discharge activity by sensing the voltage across a small value resistor (5 m $\Omega$  to 20 m $\Omega$ , typical) between the SRP and SRN pins and in series with the battery. By integrating charge passing through the battery, the battery's SOC is adjusted during battery charge or discharge. Measurements of OCV and charge integration determine chemical SOC.

The Qmax values are taken from a cell manufacturers' data sheet multiplied by the number of parallel cells, and is also used for the value in **Design Capacity**. It uses the OCV and Qmax value to determine *StateOfCharge()* on battery insertion, device reset, or on command. The *FullChargeCapacity()* is reported as the learned capacity available from full charge until *Voltage()* reaches the EDV0 threshold. As *Voltage()* falls below the **Shutdown Voltage** for **Shutdown Time** and has been out of SHUTDOWN mode for at least **Shutdown Time**, the *PF Flags1 ()* [VSHUT] bit is set. For additional details, see *bq3050 Technical Reference Manual* (SLUU485).

Fuel gauging is derived from the Compensated End of Discharge Voltage (CEDV) method, which uses a mathematical model to correlate remaining state of charge (RSOC) and voltage near to the end of discharge state. This requires a full-discharge cycle for a single-point FCC update. The implementation models cell voltage (OCV) as a function of battery SOC, temperature, and current. The impedance is also a function of SOC and temperature, which can be satisfied by using seven parameters: EMF, C0, R0, T0, R1, TC, and C1.

#### 9.1.1 Configuration

#### 9.1.1.1 Oscillator Function

The bq3050 fully integrates the system oscillators and does not require any external components to support this feature.

#### 9.1.1.2 System Present Operation

The bq3050 checks the PRES pin periodically (1 s). If PRES input is pulled to ground by the external system, the bq3050 detects this as system present.

#### 9.1.1.3 2-, 3-, or 4-Cell Configuration

In a 2-cell configuration, VC1 is shorted to VC2 and VC3. In a 3-cell configuration, VC1 is shorted to VC2.

#### 9.1.1.4 Cell Balancing

The device supports cell balancing by bypassing the current of each cell during charging or at rest. If the device's internal bypass is used, up to 10 mA can be bypassed and multiple cells can be bypassed at the same time. Higher cell balance current can be achieved by using an external cell balancing circuit. In external cell balancing mode, only one cell at a time can be balanced.

The cell balancing algorithm determines the amount of charge needed to be bypassed to balance the capacity of all cells.

#### 9.1.1.4.1 Internal Cell Balancing

When internal cell balancing is configured, the cell balance current is defined by the external resistor  $R_{VC}$  at the VCx input. See Figure 4.



# **Overview (continued)**





#### 9.1.1.4.2 External Cell Balancing

When external cell balancing is configured, the cell balance current is defined by  $R_B$ . See Figure 5. Only one cell at a time can be balanced.



Figure 5. External Cell Balancing with  $R_B$ 



#### 9.2 Functional Block Diagram



#### 9.3 Feature Description

#### 9.3.1 Primary (1st Level) Safety Features

The bq3050 supports a wide range of battery and system protection features that can easily be configured. The primary safety features include:

- Cell Overvoltage and Undervoltage Protection
- Charge and Discharge Overcurrent
- Short-Circuit
- Charge and Discharge Overtemperature
- AFE Watchdog

#### 9.3.2 Secondary (2nd Level) Safety Features

The secondary safety features of the bq3050 can be used to indicate more serious faults through the FUSE pin. This pin can be used to blow an in-line fuse to permanently disable the battery pack from charging or discharging. The secondary safety protection features include:

Safety Overvoltage



# ZHCSBS5D – JANUARY 2011 – REVISED MAY 2015

- Safety Overcurrent in Charge and Discharge
- Safety Overtemperature in Charge and Discharge
- Charge FET, Discharge FET, and Precharge FET Faults
- Cell Imbalance Detection
- Fuse Blow by Secondary Voltage Protection IC
- AFE Register Integrity Fault (AFE\_P)
- AFE Communication Fault (AFE\_C)

#### 9.3.3 Charge Control Features

The bq3050 charge control features include:

- Supports JEITA temperature ranges. Reports charging voltage and charging current according to the active temperature range
- Handles more complex charging profiles. Allows for splitting the standard temperature range into two subranges and allows for varying the charging current according to the cell voltage
- Reports the appropriate charging current needed for constant current charging and the appropriate charging voltage needed for constant voltage charging to a smart charger using SMBus broadcasts
- Reduce the charge difference of the battery cells in fully charged state of the battery pack gradually using a
  voltage-based cell balancing algorithm during charging. A voltage threshold can be set up for cell balancing to
  be active. This prevents fully charged cells from overcharging and causing excessive degradation and also
  increases the usable pack energy by preventing premature charge termination.
- Supports precharging and zero-volt charging
- Supports charge inhibit and charge suspend if battery pack temperature is out of temperature range
- · Reports charging fault and also indicate charge status through charge and discharge alarms

#### 9.3.4 Gas Gauging

The bq3050 uses the CEDV algorithm to measure and calculate the available capacity in battery cells. The bq3050 accumulates a measure of charge and discharge currents and compensates the charge current measurement for the temperature and state-of-charge of the battery. The bq3050 estimates self-discharge of the battery and also adjusts the self-discharge estimation based on temperature. See the *bq3050 Technical Reference Manual* (SLUU485) for further details.

#### 9.3.5 Lifetime Data Logging Features

The bq3050 offers limited lifetime data logging for the following critical battery parameters:

- Lifetime Maximum Temperature
- Lifetime Minimum Temperature
- Lifetime Maximum Battery Cell Voltage
- Lifetime Minimum Battery Cell Voltage

#### 9.3.6 Authentication

- The bq3050 supports authentication by the host using SHA-1.
- SHA-1 authentication by the gas gauge is required for unsealing and full access.

#### 9.4 Device Functional Modes

The bq3050 supports three power modes to reduce power consumption:

- In NORMAL Mode, the bq3050 performs measurements, calculations, protection decisions, and data updates in 0.25-s intervals. Between these intervals, the bq3050 is in a reduced power stage.
- In SLEEP Mode, the bq3050 performs measurements, calculations, protection decisions, and data updates in adjustable time intervals. Between these intervals, the bq3050 is in a reduced power stage. The bq3050 has a wake function that enables exit from Sleep mode when current flow or failure is detected.
- In SHUTDOWN Mode, the bq3050 is completely disabled.

bq3050



#### **10** Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### **10.1** Application Information

The bq3050 gas gauge is a primary protection device that can be used with a 2-series, 3-series, or 4-series Lilon or Li-Polymer battery pack. To implement and design a comprehensive set of parameters for a specific battery pack, the user needs the bqEVSW tool, which is a graphical user-interface tool installed on a PC during development. The firmware installed in the product has default values, which are summarized in the *bq3050 Technical Reference Manual* (SLUU485). Using the bqEVSW tool, these default values can be changed to cater to specific application requirements during development once the system parameters are known, such as faulttrigger thresholds for protection, enable or disable certain features for operation, configuration of cells, and more.

#### **10.2 Typical Application**

In a typical application, the bq3050 is typically paired with a 2<sup>nd</sup>-level overvoltage protection device to provide an independent level of voltage protection.

The bq3050 is often used to provide a visual display using the LED Display feature, but this is optional.



# **Typical Application (continued)**







#### Typical Application (continued)

#### 10.2.1 Design Requirements

For the bq3050 design example, use the parameters in Table 1 as input parameters.

| DESIGN PARAMETER                        | VALUE OR STATE                          |
|-----------------------------------------|-----------------------------------------|
| Cell Configuration                      | 3s2p (4-series with 1 Parallel)         |
| Design Capacity                         | 4400 mAh                                |
| Device Chemistry                        | Chem ID 100 (LiCoO2/graphitized carbon) |
| Cell Overvoltage (per cell)             | 4500 mV                                 |
| Cell Undervoltage (per cell)            | 2200 mV                                 |
| 1st Tier Overcurrent in CHARGE Mode     | 6000 mA                                 |
| 1st Tier Overcurrent in DISCHARGE Mode  | –6000 mA                                |
| AFE Overcurrent in CHARGE Mode          | 0.120 V/Rsense across SRP, SRN          |
| AFE Short-Circuit in DISCHARGE Mode     | 0.450 V/Rsense across SRP, SRN          |
| AFE Short-Circuit in CHARGE Mode        | 0.250V/Rsense across SRP, SRN           |
| Overtemperature in CHARGE Mode          | 55°C                                    |
| Overtemperature in DISCHARGE Mode       | 60°C                                    |
| SAFE Pin Activation Enabled             | No                                      |
| Safety Overvoltage (per cell)           | 4600 mV                                 |
| Shutdown Voltage                        | 5250 mV                                 |
| Cell Balancing Enabled                  | Yes                                     |
| Internal or External Temperature Sensor | External Enabled                        |
| SMB BROADCAST Mode                      | Disabled                                |
| Display Mode (Number of LEDs)           | 5-bar                                   |
| PRES Feature Enabled                    | No                                      |

#### **Table 1. Requirements**

#### 10.2.2 Detailed Design Procedure

#### 10.2.2.1 High-Current Path

The high-current path begins at the PACK+ terminal of the battery pack. As charge current travels through the pack, it finds its way through protection FETs, a chemical fuse, the lithium-ion cells and cell connections, and the sense resistor, and then returns to the PACK– terminal. In addition, some components are placed across the PACK+ and PACK– terminals to reduce effects from electrostatic discharge.

#### 10.2.2.1.1 Protection FETs

The N-channel charge and discharge FETs must be selected for a given application (Figure 7). Most portable battery applications are a good match for the CSD17308Q3. The TI CSD17308Q3 is an 47A-A, 30-V device with Rds(on) of 8.2 m $\Omega$  when the gate drive voltage is 10 V.

If a precharge FET is used, R15 is calculated to limit the precharge current to the desired rate. Be sure to account for the power dissipation of the series resistor. The precharge current is limited to  $(V_{charger} - V_{bat})/R15$  and maximum power dissipation is  $(V_{charger} - V_{bat})^2/R15$ .

The gates of all protection FETs are pulled to the source with a high-value resistor between the gate and source to ensure they are turned off if the gate drive is open.

Capacitors C16 and C17 help protect the FETs during an ESD event. The use of two devices ensures normal operation if one of them becomes shorted. To have good ESD protection, the copper trace inductance of the capacitor leads must be designed to be as short and wide as possible. Ensure that the voltage rating of both C16 and C17 are adequate to hold off the applied voltage if one of the capacitors becomes shorted.





Figure 7. bq3050 Protection FETs

#### 10.2.2.1.2 Chemical Fuse

The chemical fuse (Sony Chemical, Uchihashi, and so forth) is ignited under command from either the bq294705 secondary voltage protection IC or from the FUSE pin of the gas gauge. Either event applies a positive voltage to the gate of Q1, shown in Figure 8, which then sinks current from the third terminal of the fuse, causing it to ignite and open permanently.

It is important to carefully review the fuse specifications and match the required ignition current to that available from the N-channel FET. Ensure that the proper voltage, current, and Rds(on) ratings are used for this device. The fuse control circuit is discussed in detail in *FUSE Circuitry*.



Figure 8. FUSE Circuit

#### 10.2.2.1.3 Lithium-Ion Cell Connections

The important thing to remember about the cell connections is that high current flows through the top and bottom connections; therefore, the voltage sense leads at these points must be made with a Kelvin connection to avoid any errors due to a drop in the high-current copper trace. The location marked 4P in Figure 9 indicates the Kelvin connection of the most positive battery node. The connection marked 1N is equally important. The VC5 pin (a ground reference for cell voltage measurement), which is in the older generation devices, is not in the bq3050 device. Hence, the single-point connection at 1N to the low-current ground is needed to avoid an undesired voltage drop through long traces while the gas gauge is measuring the bottom cell voltage.





Figure 9. Lithium-Ion Cell Connections

#### 10.2.2.1.4 Sense Resistor

As with the cell connections, the quality of the Kelvin connections at the sense resistor is critical. The sense resistor must have a temperature coefficient no greater than 75 ppm to minimize current measurement drift with temperature (Figure 10). Choose the value of the sense resistor to correspond to the available overcurrent and short-circuit ranges of the bq3050. Select the smallest value possible to minimize the negative voltage generated on the bq3050 V<sub>SS</sub> nodes during a short-circuit. This pin has an absolute minimum of -0.3 V. For a pack with two parallel cylindrical cells, 10 m $\Omega$  is generally ideal. Parallel resistors can be used as long as good Kelvin sensing is ensured.

The ground scheme of bq3050 is different from the older generation devices. In previous devices, the device ground (or low-current ground) is connected to the SRN side of the Rsense resistor pad. The bq3050, however, connects the low-current ground on the SRP side of the Rsense resistor pad, close to the battery 1N terminal (see *Lithium-Ion Cell Connections*). This is because the bq3050 has one less VC pin (a ground reference pin VC5) compared to the previous devices. The pin was removed and was internally combined to SRP.



Figure 10. Sense Resistor

#### 10.2.2.1.5 ESD Mitigation

A pair of series 0.1-µF ceramic capacitors is placed across the PACK+ and PACK– terminals to help in the mitigation of external electrostatic discharges. The two devices in series ensure continued operation of the pack if one of the capacitors becomes shorted.

Optionally, a tranzorb, such as the SMBJ2A, can be placed across the terminals to further improve ESD immunity.

#### 10.2.2.2 Gas Gauge Circuit

The Gas Gauge Circuit includes the bq3050 and its peripheral components. These components are divided into the following groups: Differential Low-Pass Filter, Power Supply Decoupling/RBI, System Present, SMBus Communication, FUSE circuit, and LED.

#### 10.2.2.2.1 Differential Low-Pass Filter

As shown in Figure 11, a differential filter must precede the current sense inputs of the gas gauge. This filter eliminates the effect of unwanted digital noise, which can cause offset in the measured current. Even the best differential amplifier has less common-mode rejection at high frequencies. Without a filter, the amplifier input stage may rectify a strong RF signal, which then may appear as a DC offset error.

Five percent tolerance of the components is adequate because capacitor C15 shunts C12/C13, and reduces AC common mode arising from component mismatch. It is also proven to reduce offset and noise error by maintaining µa symmetrical placement pattern and adding ground shielding for the differential filter network.





Figure 11. Differential Low-Pass Filter

#### 10.2.2.2.2 Power Supply Decoupling and RBI

Power supply decoupling is important for optimal operation of the bq3050 advanced gas gauges. As shown in , a single 1- $\mu$ F ceramic decoupling capacitor from REG33 to V<sub>SS</sub> and REG25 to V<sub>SS</sub> must be placed adjacent to the IC pins.

The RBI pin is used to supply backup RAM voltage during brief transient power outages. The partial reset mechanism makes use of the RAM to restore the critical CPU registers following a temporary loss of power. A standard 0.1- $\mu$ F ceramic capacitor is connected from the RBI pin to ground, as shown in Figure 12.



Figure 12. Power Supply Decoupling



#### 10.2.2.2.3 System Present

The System Present signal is used to inform the gas gauge whether the pack is installed into or removed from the system. In the host system, this pin is grounded. The PRES pin of the bq3050 is occasionally sampled to test for system present. To save power, an internal pullup resistor is provided by the gas gauge during a brief 4-µs sampling pulse once per second.

Because the System Present signal is part of the pack connector interface to the outside <u>world</u>, it must be protected from external electrostatic discharge events. An integrated ESD protection on the PRES device pin reduces the external protection requirement to just R25 for an 8-kV ESD contact rating (Figure 13). However, if it is possible that the System Present signal may short to PACK+, then R18 and D3 must be included for high-voltage protection.



Figure 13. System Present ESD and Short Protection

#### 10.2.2.2.4 SMBus Communication

Similar to the System Present pin, the SMBus clock and data pins have integrated high-voltage ESD protection circuits that reduce the need for external Zener diode protection. When using the circuit shown in Figure 14, the communication lines can withstand an 8-kV (contact) ESD strike. C23 and C24 are selected with a 100-pF value to meet the SMBus specifications. If it is desirable to provide increased protection with a larger input resistor and/or Zener diode, carefully investigate the signal quality of the SMBus signals under worst-case communication conditions.

The SMbus clock and data lines have internal pulldowns. When the gas gauge senses that both lines are low (such as during removal of the pack), the device performs auto-offset calibration and then goes into sleep mode to conserve power.



Figure 14. ESD Protection for SMB Communication



#### 10.2.2.2.5 FUSE Circuitry

The FUSE pin of the bg3050 is designed to ignite the chemical fuse if one of the various safety criteria is violated

(Figure 15). The FUSE pin also monitors the state of the secondary-voltage protection IC. Q3 ignites the chemical fuse when its gate is high. The 7-V output of the bg29705 is divided by R13 and R14, which provides adequate gate drive for Q1 while guarding against excessive back current into the bg29705 if the FUSE signal is high.

Using C14 is generally a good practice, especially for RFI immunity. C14 may be removed, if desired, because the chemical fuse is a comparatively slow device and is not affected by any sub-microsecond glitches that may come from the SAFE output during the cell connection process.



Figure 15. FUSE Circuit

When the bg3050 is commanded to ignite the chemical fuse, the FUSE pin activates to give a typical 8-V output. The new design makes it possible to use a higher Vgs FET for Q1. This improves the robustness of the system, as well as widens the choices for Q1.

#### 10.2.2.2.6 PFIN Detection

As previously mentioned, the FUSE pin has a dual role on this device. When bg3050 is not commanded to ignite the chemical fuse, the FUSE pin defaults to sense the OUT pin status of the secondary voltage protector. When the secondary voltage protector ignites the chemical fuse, the high voltage is sensed by the FUSE pin, and the bq3050 sets the PFIN flag accordingly.

#### 10.2.2.3 Secondary-Current Protection

The bq3050 provides secondary overcurrent and short-circuit protection, cell balancing, cell voltage multiplexing, and voltage translation. The following sections examine Cell and Battery Inputs, Pack and FET Control, Regulator Output, Temperature Output, and Cell Balancing.

#### 10.2.2.3.1 Cell and Battery Inputs

Each cell input is conditioned with a simple RC filter, which provides ESD protection during cell connect and acts to filter unwanted voltage transients. The resistor value allows some trade-off for cell balancing versus safety protection.



The internal cell balancing FETs in bq3050 provide about typically 310  $\Omega$  (310  $\Omega$  with cell voltage  $\geq$  2 V. The cell balancing FETs Rds-on reduced to typically 125  $\Omega$  with cell voltage  $\geq$  4 V), which can be used to bypass charge current in individual cells that may be overcharged with respect to the others (Figure 16). The purpose of this bypass path is to reduce the current into any one cell during charging to bring the series elements to the same voltage. Series resistors placed between the input pins and the positive series element nodes control the bypass current value. The bq3050 device is designed to take up to 10-mA cell balancing current. Series input resistors between 100  $\Omega$  and 1 k $\Omega$  are recommended for effective cell balancing.

The BAT input uses a diode (D1) and 1-µF ceramic capacitor (C9) to isolate and decouple it from the cells in the event of a transient dip in voltage caused by a short-circuit event.

Also, as described previously in *High-Current Path*, the top and bottom nodes of the cells must be sensed at the battery connections with a Kelvin connection to prevent voltage sensing errors caused by a drop in the high-current PCB copper.



Figure 16. Cell and BAT Inputs

#### 10.2.2.3.2 External Cell Balancing

Internal cell balancing can only support up to 10 mA. External cell balancing provides another option for faster cell balancing. For details, refer to the application note, *Fast Cell Balancing Using External MOSFET* (SLUA420).

#### 10.2.2.3.3 PACK and FET Control

The PACK and V<sub>CC</sub> inputs provide power to the bq305x from the charger. The PACK input also provides a method to measure and detect the presence of a charger. The PACK input uses a 10-K $\Omega$  resistor, whereas the V<sub>CC</sub> input uses a diode to guard against input transients and prevents malfunction of the date driver during short-circuit events (Figure 17).

The N-channel charge and discharge FETs are controlled with 5.1-K $\Omega$  series gate resistors, which provide a switching time constant of a few microseconds. The 3.01-M $\Omega$  resistors ensure that the FETs are off in the event of an open connection to the FET drivers. Q4 is provided to protect the discharge FET (Q3) in the event of a reverse-connected charger. Without Q4, Q3 can be driven into its linear region and suffer severe damage if the PACK+ input becomes slightly negative.



Q4 turns on in that case to protect Q3 by shorting its gate to source. To use the simple ground gate circuit, the FET must have a low gate turnon threshold. If it is desired to use a more standard device, such as the 2N7000 as the reference schematic, the gate should be biased up to 3.3 V with a high-value resistor. The bq3050 device has the capability to provide a current-limited charging path typically used for low battery voltage or low temperature charging. The pre-charge FET is integrated into the bq3050 device, allowing users to only connect an external pre-charge load resistor via the PCR pin through the PCHGIN input. The bq3050 device supports up to 100-mA of pre-charge current. When selecting the external load resistor, user should take into account the max charger voltage and the Rdson of the internal precharge FET.



Figure 17. bq3050 PACK and FET Control

#### 10.2.2.3.4 Regulator Output

As mentioned in *Power Supply Decoupling and RBI*, the two low-dropout regulators in the bq3050 require capacitive compensation on the output. The outputs must have a 1-µF ceramic capacitor placed close to the IC terminal pins.

#### 10.2.2.3.5 Temperature Output

For the bq3050 device, TS1 and TS2 provide thermistor drive-under program control (Figure 18). Each pin can be enabled with an integrated  $18 \cdot k\Omega$  (typical) linearization pullup resistor to support the use of a  $10 \cdot k\Omega$  at  $25^{\circ}$ C (103) NTC external thermistor, such as a Mitsubishi BN35-3H103. The reference design includes two  $10 \cdot k\Omega$  thermistors: RT1 and RT2.





Figure 18. Thermistor Drive

#### 10.2.2.3.6 LEDs

The LEDs do not need current-limiting resistors, because the bq3050 LED pins have a programmable current sink to simplify the design (Figure 19). The display switch pulls the bq3050 pin 20 to ground to generate an interrupt. The REG33 output powers the LEDs.



Figure 19. LEDs

#### 10.2.2.3.7 Safety PTC Thermistor

The bq3050 device provides support for a safety PTC thermistor (Figure 20). The PTC thermistor is connected between the PTC pin and  $V_{SS}$ . It can be placed close to the CHG/DSG FETs to monitor the temperature. The PTC pin outputs a very small current, typical approximate 370 nA, and the PTC fault will be triggered at approximately 0.7 V typical. A PTC fault is one of the permanent failure modes. It can only be cleared by a POR.

To disable this feature, connect a 10-K $\Omega$  resistor between PTC and V<sub>SS</sub>.



Figure 20. PTC Thermistor

#### 10.2.2.4 Secondary-Overvoltage Protection

The bq29705 provides secondary-overvoltage protection and commands the chemical fuse to ignite if any cell exceeds the internally referenced threshold. The peripheral components are Cell Inputs and Time Delay Capacitor.



#### 10.2.2.4.1 Cell Inputs

An input filter is provided for each cell input. This comprises the resistors R5, R6, R7, and R9 along with capacitors C5, C6, C7, and C8 (Figure 21). This input network is completely independent of the filter network used as input to thebq3050. To ensure independent safety functionality, the two devices must have separate input filters.

Because the filter capacitors are implemented differentially, a low-voltage device can be used in each case.



Figure 21. bq29705 Cell Inputs and Time-Delay Capacitor

#### 10.2.2.4.2 Time-Delay Capacitor

C10 sets the time delay for activation of the output after any cell exceeds the threshold voltage. The time delay is calculated as td =  $1.2 \text{ V} \times \text{DelayCap} (\mu\text{F})/0.18 \mu\text{A}$ .

#### 10.2.3 Application Curves





**bq3050** ZHCSBS5D – JANUARY 2011 – REVISED MAY 2015

www.ti.com.cn







Figure 25. bq3050 Implementation



#### **11** Power Supply Recommendations

Power supply decoupling is important for optimal operation of the bq3050 Gas Gauge. A single 1.0-µF ceramic decoupling capacitor from REG33 to VSS and REG25 to VSS must be placed adjacent to the integrated circuit (IC) pins.

The RBI pin is used to supply backup RAM voltage during brief transient-power outages. The partial reset mechanism makes use of RAM to restore the critical CPU registers following a temporary loss of power. A standard 0.1- $\mu$ F ceramic capacitor is connected from the RBI pin to ground.

#### 12 Layout

#### 12.1 Layout Guidelines

The predominant layout concern for the bq3050 is related to the coulomb counter measurement. The external components and PCB layout surrounding the SRP and SRN pins should be carefully considered.

#### 12.2 Layout Example

As shown in Figure 26, a differential filter must precede the current sense inputs of the gas gauge. This filter eliminates the effect of unwanted digital noise, which can cause offset in the measured current. Even the best differential amplifier has less common-mode rejection at high frequencies. Without a filter, the amplifier input stage may rectify a strong RF signal, which then may appear as a DC-offset error.

Five percent tolerance of the components is adequate, because capacitor C15 shunts C12 and C13 and reduces AC common mode arising from a component mismatch. It is important to locate C15 as close as possible to the gas gauge pins. The other components also must be relatively close to the IC. The ground connection of C12 and C13 must be close to the IC. It is also proven to reduce offset and noise error by maintaining a symmetrical placement pattern and adding ground shielding for the differential filter network.



Figure 26. PCB Layout Example

**NSTRUMENTS** 

FXAS

#### 13 器件和文档支持

#### 13.1 文档支持

#### 13.1.1 相关文档

相关文档如下:

- 《bq3050 技术参考》手册(文献编号: SLUU485)
- 《采用外部 MOSFET 快速实现电池均衡》(文献编号: SLUA420)

#### 13.2 社区资源

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support TI's Design Support** Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 13.3 商标

E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.

#### 13.4 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

#### 14 机械、封装和可订购信息

以下页中包括机械、封装和可订购信息。这些信息是针对指定器件可提供的最新数据。这些数据会在无通知且不对 本文档进行修订的情况下发生改变。欲获得该数据表的浏览器版本,请查阅左侧的导航栏。



10-Dec-2020

# PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| BQ3050DBT        | ACTIVE        | TSSOP        | DBT                | 38   | 50             | RoHS & Green    | NIPDAU                               | Level-2-260C-1 YEAR  | -40 to 85    | BQ3050                  | Samples |
| BQ3050DBTR       | ACTIVE        | TSSOP        | DBT                | 38   | 2000           | RoHS & Green    | NIPDAU                               | Level-2-260C-1 YEAR  | -40 to 85    | BQ3050                  | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW**: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



www.ti.com

# PACKAGE OPTION ADDENDUM

10-Dec-2020

# PACKAGE MATERIALS INFORMATION

Texas Instruments

www.ti.com

#### TAPE AND REEL INFORMATION





# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are n | ominal |
|-----------------------|--------|
|-----------------------|--------|

| Device     | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| BQ3050DBTR | TSSOP           | DBT                | 38 | 2000 | 330.0                    | 16.4                     | 6.9        | 10.2       | 1.8        | 12.0       | 16.0      | Q1               |



www.ti.com

# PACKAGE MATERIALS INFORMATION

5-Jan-2022



\*All dimensions are nominal

| Device     | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------|--------------|-----------------|------|------|-------------|------------|-------------|
| BQ3050DBTR | TSSOP        | DBT             | 38   | 2000 | 350.0       | 350.0      | 43.0        |



www.ti.com

5-Jan-2022

#### TUBE



#### \*All dimensions are nominal

| Device    | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | Τ (μm) | B (mm) |
|-----------|--------------|--------------|------|-----|--------|--------|--------|--------|
| BQ3050DBT | DBT          | TSSOP        | 38   | 50  | 530    | 10.2   | 3600   | 3.5    |

# **PACKAGE OUTLINE**

# **DBT0038A**

## TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



# **DBT0038A**

# **EXAMPLE BOARD LAYOUT**

# TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# **DBT0038A**

# **EXAMPLE STENCIL DESIGN**

# TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



#### 重要声明和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源, 不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担 保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验 证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。 您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成 本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022,德州仪器 (TI) 公司