











LMR12010

ZHCSA23B - SEPTEMBER 2011 - REVISED JUNE 2019

# 采用 SOT-23 封装的 LMR12010 3V 至 20V、1A 降压直流/直流开关稳压器

### 1 特性

- 输入电压范围为 3V 至 20V
- 输出电压范围为 0.8V 至 17V
- 输出电流高达 1A
- 低关断 Io: 30nA 典型值
- 内部软启动
- 内部补偿
- 电流模式 PWM 操作
- 热关断
- 微型整体解决方案降低了系统成本
- 薄型 6 引脚 SOT-23 封装 (2.97 x 1.65 x 1mm)
- 使用 LMR12010 并借助 WEBENCH® 电源设计器 创建定制设计方案

#### 2 应用

- 从 3.3V、5V 和 12V 电源轨到负载点的转换
- 空间受限型 应用
- 电池供电类设备
- 工业分布式电源 应用
- 功率计
- 便携式手持仪器

### 3 说明

LMR12010 稳压器是一款采用 6 引脚薄型 SOT23 封装的单片、高频、PWM 降压直流/直流转换器。它提供全部的激活功能,以便在尽可能小的印刷电路板面积内提供具有快速瞬态响应和准确调节的本地直流/直流转换。

LMR12010 具有最少的外部组件和 WEBENCH 在线设计支持,因而易于使用。该器件能够通过采用最先进的 0.5μm BiCMOS 技术的内部 300mΩ NMOS 开关来驱动 1A 负载,从而实现最佳的功率密度。该世界一流的控制电路可实现低至 13ns 的导通时间,从而在整个3V 至 20V 输入工作范围内支持极高频转换,最低输出电压为 0.8V。开关频率在内部设置为 1.6MHz (LMR12010X) 或 3MHz (LMR12010Y),从而允许使用极小的表面贴装电感器和片式电容器。尽管工作频率很高,但仍可以轻松实现高达 90% 的效率。具备外部关断功能,因此具有 30nA 的超低待机电流。LMR12010利用电流模式控制和内部补偿在各种运行条件下提供高性能调节。其他 功能 包括用于减小浪涌电流的内部软启动电路、逐脉冲电流限制、热关断和输出过压保护。

#### 器件信息(1)

| 器件型号     | 封装              | 封装尺寸 (标称值)      |
|----------|-----------------|-----------------|
| LMR12010 | SOT-23-THIN (6) | 2.90mm × 1.60mm |

(1) 如需了解所有可用封装,请参阅数据表末尾的可订购产品附录。





|   |                                   | 目录   |    |                                                   |      |
|---|-----------------------------------|------|----|---------------------------------------------------|------|
| 1 | 特性                                | 1    | 8  | Application and Implementation                    | . 18 |
| 2 | 应用                                | 1    |    | 8.1 Application Information                       | . 1  |
| 3 | 说明                                | 1    |    | 8.2 Typical Application                           | . 1  |
| 4 | 修订历史记录                            | 2    | 9  | Layout                                            | . 2  |
| 5 | Pin Configuration and Functions   |      |    | 9.1 Layout Considerations                         | . 2  |
| 6 | Specifications                    |      |    | 9.2 Calculating The LMR12010 Junction Temperature | 2    |
| • | 6.1 Absolute Maximum Ratings      |      | 10 | 器件和文档支持                                           | . 24 |
|   | 6.2 Recommended Operating Ratings |      |    | 10.1 器件支持                                         | . 24 |
|   | 6.3 Electrical Characteristics    |      |    | 10.2 接收文档更新通知                                     |      |
|   | 6.4 Typical Characteristics       | 6    |    | 10.3 社区资源                                         | . 24 |
| 7 | Detailed Description              |      |    | 10.4 商标                                           |      |
|   | 7.1 Overview                      |      |    | 10.5 静电放电警告                                       |      |
|   | 7.2 Functional Block Diagram      | . 10 |    | 10.6 Glossary                                     |      |
|   | 7.3 Feature Description           |      | 11 | 机械、封装和可订购信息                                       | . 2  |

# 4 修订历史记录

注: 之前版本的页码可能与当前版本有所不同。

| Cł | nanges from Re | vision A (September 20 | 11) to Revision B Pa | age |
|----|----------------|------------------------|----------------------|-----|
| •  | 仅有编辑更改;        | 添加了 WEBENCH 链接         |                      | . 1 |



# 5 Pin Configuration and Functions





### **Pin Descriptions**

| PIN |                 | DESCRIPTION                                                                                                                              |  |
|-----|-----------------|------------------------------------------------------------------------------------------------------------------------------------------|--|
| NO. | NAME            | DESCRIPTION                                                                                                                              |  |
| 1   | BOOST           | Boost voltage that drives the internal NMOS control switch. A bootstrap capacitor is connected between the BOOST and SW pins.            |  |
| 2   | GND             | Signal and Power ground pin. Place the bottom resistor of the feedback network as close as possible to this pin for accurate regulation. |  |
| 3   | FB              | Feedback pin. Connect FB to the external resistor divider to set output voltage.                                                         |  |
| 4   | EN              | Enable control input. Logic high enables operation. Do not allow this pin to float or be greater than $V_{\text{IN}}$ 0.3V.              |  |
| 5   | V <sub>IN</sub> | Input supply voltage. Connect a bypass capacitor to this pin.                                                                            |  |
| 6   | SW              | Output switch. Connects to the inductor, catch diode, and bootstrap capacitor.                                                           |  |



# 6 Specifications

### 6.1 Absolute Maximum Ratings

See notes (1)(2).

| V <sub>IN</sub>                           | -0.5V to 24V                              |  |  |  |
|-------------------------------------------|-------------------------------------------|--|--|--|
| SW Voltage                                | -0.5V to 24V                              |  |  |  |
| Boost Voltage                             | -0.5V to 30V                              |  |  |  |
| Boost to SW Voltage                       | -0.5V to 6.0V                             |  |  |  |
| FB Voltage                                | -0.5V to 3.0V                             |  |  |  |
| EN Voltage                                | -0.5V to (V <sub>IN</sub> + 0.3V)         |  |  |  |
| Junction Temperature                      | 150°C                                     |  |  |  |
| ESD Susceptibility (3)                    | 2kV                                       |  |  |  |
| Storage Temperature Range                 | -65°C to 150°C                            |  |  |  |
| For soldering specifications: see SNOA549 | For soldering specifications: see SNOA549 |  |  |  |

- (1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Recommended operating ratings indicate conditions for which the device is intended to be functional, but specific performance is not verified. For verified specifications and the test conditions, see *Electrical Characteristics*
- (2) If Military/Aerospace specified devices are required, contact the Texas Instruments Sales Office/Distributors for availability and specifications.
- (3) Human body model,  $1.5k\Omega$  in series with 100pF.

# 6.2 Recommended Operating Ratings (1)

| o= moodimionada oporamiig mamiigo                 |                 |
|---------------------------------------------------|-----------------|
| V <sub>IN</sub>                                   | 3V to 20V       |
| SW Voltage                                        | -0.5V to 20V    |
| Boost Voltage                                     | -0.5V to 25V    |
| Boost to SW Voltage                               | 1.6V to 5.5V    |
| Junction Temperature Range                        | -40°C to +125°C |
| Thermal Resistance θ <sub>JA</sub> <sup>(2)</sup> | 118°C/W         |

- (1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Recommended operating ratings indicate conditions for which the device is intended to be functional, but specific performance is not verified. For verified specifications and the test conditions, see *Electrical Characteristics*
- (2) Thermal shutdown will occur if the junction temperature exceeds 165°C. The maximum power dissipation is a function of T<sub>J(MAX)</sub>, θ<sub>JA</sub> and T<sub>A</sub>. The maximum allowable power dissipation at any ambient temperature is P<sub>D</sub> = (T<sub>J(MAX)</sub> T<sub>A</sub>)/θ<sub>JA</sub>. All numbers apply for packages soldered directly onto a 3" x 3" PC board with 2oz. copper on 4 layers in still air. For a 2 layer board using 1 oz. copper in still air, θ<sub>JA</sub> = 204°C/W.



### 6.3 Electrical Characteristics

Specifications with standard typeface are for  $T_J = 25^{\circ}\text{C}$ , and those in **boldface type** apply over the full **Operating Temperature Range** ( $T_J = -40^{\circ}\text{C}$  to  $125^{\circ}\text{C}$ ).  $V_{IN} = 5$  V,  $V_{BOOST} - V_{SW} = 5$ V unless otherwise specified. Datasheet min/max specification limits are specified by design, test, or statistical analysis.

|                               | PARAMETER                        | TEST CONDITIONS                           | MIN <sup>(1)</sup> | TYP <sup>(2)</sup> | MAX <sup>(1)</sup> | UNIT   |  |
|-------------------------------|----------------------------------|-------------------------------------------|--------------------|--------------------|--------------------|--------|--|
| V <sub>FB</sub>               | Feedback Voltage                 |                                           | 0.784              | 0.800              | 0.816              | V      |  |
| $\Delta V_{FB}/\Delta V_{IN}$ | Feedback Voltage Line Regulation | V <sub>IN</sub> = 3V to 20V               |                    | 0.01               |                    | % / V  |  |
| I <sub>FB</sub>               | Feedback Input Bias Current      | Sink/Source                               |                    | 10                 | 250                | nA     |  |
|                               | Undervoltage Lockout             | V <sub>IN</sub> Rising                    |                    | 2.74               | 2.90               |        |  |
| UVLO                          | Undervoltage Lockout             | V <sub>IN</sub> Falling                   | 2.0                | 2.3                |                    | V      |  |
|                               | UVLO Hysteresis                  |                                           | 0.30               | 0.44               | 0.62               |        |  |
| _                             | Outlinking Francisco             | LMR12010X                                 | 1.2                | 1.6                | 1.9                | N 41 1 |  |
| F <sub>SW</sub>               | Switching Frequency              | LMR12010Y                                 | 2.2                | 3.0                | 3.6                | MHz    |  |
|                               | Maximum Duty Cycle               | LMR12010X                                 | 85%                | 92%                |                    |        |  |
| $D_{MAX}$                     |                                  | LMR12010Y                                 | 78%                | 85%                |                    |        |  |
| _                             | Minimum Duty Cycle               | LMR12010X                                 |                    | 2%                 |                    |        |  |
| $D_{MIN}$                     |                                  | LMR12010Y                                 |                    | 8%                 |                    |        |  |
| R <sub>DS(ON)</sub>           | Switch ON Resistance             | V <sub>BOOST</sub> - V <sub>SW</sub> = 3V |                    | 300                | 600                | mΩ     |  |
| I <sub>CL</sub>               | Switch Current Limit             | V <sub>BOOST</sub> - V <sub>SW</sub> = 3V | 1.2                | 1.7                | 2.5                | Α      |  |
| IQ                            | Quiescent Current                | Switching                                 |                    | 1.5                | 2.5                | mA     |  |
|                               | Quiescent Current (shutdown)     | V <sub>EN</sub> = 0V                      |                    | 30                 |                    | nA     |  |
|                               | D D' . O                         | LMR12010X (50% Duty Cycle)                |                    | 2.5                | 3.5                |        |  |
| I <sub>BOOST</sub>            | Boost Pin Current                | LMR12010Y (50% Duty Cycle)                |                    | 4.25               | 6.0                | mA     |  |
| .,                            | Shutdown Threshold Voltage       | V <sub>EN</sub> Falling                   |                    |                    | 0.4                | .,     |  |
| $V_{EN\_TH}$                  | Enable Threshold Voltage         | V <sub>EN</sub> Rising                    | 1.8                |                    |                    | V      |  |
| I <sub>EN</sub>               | Enable Pin Current               | Sink/Source                               |                    | 10                 |                    | nA     |  |
| I <sub>SW</sub>               | Switch Leakage                   |                                           |                    | 40                 |                    | nA     |  |

<sup>(1)</sup> Specified to Average Outgoing Quality Level (AOQL).(2) Typicals represent the most likely parametric norm.

# **STRUMENTS**

# 6.4 Typical Characteristics

All curves taken at  $V_{IN} = 5V$ ,  $V_{BOOST} - V_{SW} = 5V$ ,  $L1 = 4.7 \mu H$  ("X"),  $L1 = 2.2 \mu H$  ("Y") and  $T_A = 25$ °C, unless specified otherwise.



Figure 1. Efficiency vs Load Current - "X"



 $V_{OUT} = 3.3 V$ 

Figure 3. Efficiency vs Load Current - "X"



Figure 5. Efficiency vs Load Current - "X"



Figure 2. Efficiency vs Load Current - "Y"



 $V_{OUT} = 3.3 V$ 

Figure 4. Efficiency vs Load Current - "Y"



 $V_{OUT} = 1.5 V$ 

Figure 6. Efficiency vs Load Current - "Y"



# **Typical Characteristics (continued)**

All curves taken at  $V_{IN} = 5V$ ,  $V_{BOOST} - V_{SW} = 5V$ ,  $L1 = 4.7 \mu H$  ("X"),  $L1 = 2.2 \mu H$  ("Y") and  $T_A = 25$ °C, unless specified otherwise.



Figure 7. Oscillator Frequency vs Temperature - "X"



Figure 8. Oscillator Frequency vs Temperature - "Y"



 $V_{IN} = 5 V$ 



 $V_{IN} = 20 V$ 





Figure 11. V<sub>FB</sub> vs Temperature





Figure 12. R<sub>DSON</sub> vs Temperature



# **Typical Characteristics (continued)**

All curves taken at  $V_{IN}$  = 5V,  $V_{BOOST}$  -  $V_{SW}$  = 5V, L1 = 4.7  $\mu$ H ("X"), L1 = 2.2  $\mu$ H ("Y") and  $T_A$  = 25°C, unless specified otherwise.





# 7 Detailed Description

#### 7.1 Overview

The LMR12010 is a constant frequency PWM buck regulator IC that delivers a 1-A load current. The regulator has a preset switching frequency of either 3 MHz (LMR12010Y) or 1.6 MHz (LMR12010X). These high frequencies allow the LMR12010 to operate with small surface mount capacitors and inductors, resulting in DC/DC converters that require a minimum amount of board space. The LMR12010 is internally compensated, so it is simple to use, and requires few external components. The LMR12010 uses current-mode control to regulate the output voltage.

The following operating description of the LMR12010 refers to the functional block diagram (*Functional Block Diagram*) and to the waveforms in Figure 14. The LMR12010 supplies a regulated output voltage by switching the internal NMOS control switch at constant frequency and variable duty cycle. A switching cycle begins at the falling edge of the reset pulse generated by the internal oscillator. When this pulse goes low, the output control logic turns on the internal NMOS control switch. During this on-time, the SW pin voltage ( $V_{SW}$ ) swings up to approximately  $V_{IN}$ , and the inductor current ( $I_L$ ) increases with a linear slope.  $I_L$  is measured by the current-sense amplifier, which generates an output proportional to the switch current. The sense signal is summed with the regulator's corrective ramp and compared to the error amplifier's output, which is proportional to the difference between the feedback voltage and  $V_{REF}$ . When the PWM comparator output goes high, the output switch turns off until the next switching cycle begins. During the switch off-time, inductor current discharges through Schottky diode D1, which forces the SW pin to swing below ground by the forward voltage ( $V_D$ ) of the catch diode. The regulator loop adjusts the duty cycle (D) to maintain a constant output voltage.



Figure 14. LMR12010 Waveforms Of SW Pin Voltage and Inductor Current



# 7.2 Functional Block Diagram





#### 7.3 Feature Description

#### 7.3.1 Boost Function

Capacitor  $C_{BOOST}$  and diode D2 in Figure 15 are used to generate a voltage  $V_{BOOST}$ .  $V_{BOOST} - V_{SW}$  is the gate-drive voltage to the internal NMOS control switch. To properly drive the internal NMOS switch during its on-time,  $V_{BOOST}$  needs to be at least 1.6 V greater than  $V_{SW}$ . Although the LMR12010 operates with this minimum voltage, it may not have sufficient gate drive to supply large values of output current. Therefore, it is recommended that  $V_{BOOST}$  be greater than 2.5 V above  $V_{SW}$  for best efficiency.  $V_{BOOST} - V_{SW}$  should not exceed the maximum operating limit of 5.5 V.

 $5.5 \text{ V} > \text{V}_{\text{BOOST}} - \text{V}_{\text{SW}} > 2.5 \text{ V}$  for best performance.



Figure 15. V<sub>OUT</sub> Charges C<sub>BOOST</sub>

When the LMR12010 starts up, internal circuitry from the BOOST pin supplies a maximum of 20 mA to  $C_{BOOST}$ . This current charges  $C_{BOOST}$  to a voltage sufficient to turn the switch on. The BOOST pin continues to source current to  $C_{BOOST}$  until the voltage at the feedback pin is greater than 0.76 V.

There are various methods to derive  $V_{BOOST}$ :

- 1. From the input voltage (V<sub>IN</sub>)
- 2. From the output voltage (V<sub>OUT</sub>)
- 3. From an external distributed voltage rail (V<sub>EXT</sub>)
- 4. From a shunt or series zener diode

In the *Functional Block Diagram*, capacitor  $C_{BOOST}$  and diode D2 supply the gate-drive current for the NMOS switch. Capacitor  $C_{BOOST}$  is charged via diode D2 by  $V_{IN}$ . During a normal switching cycle, when the internal NMOS control switch is off ( $T_{OFF}$ ) (refer to Figure 14),  $V_{BOOST}$  equals  $V_{IN}$  minus the forward voltage of D2 ( $V_{FD2}$ ), during which the current in the inductor (L) forward biases the Schottky diode D1 ( $V_{FD1}$ ). Therefore the voltage stored across  $C_{BOOST}$  is

$$V_{BOOST} - V_{SW} = V_{IN} - V_{FD2} + V_{FD1}$$

$$\tag{1}$$

When the NMOS switch turns on (T<sub>ON</sub>), the switch pin rises to

$$V_{SW} = V_{IN} - (R_{DSON} \times I_L), \tag{2}$$

forcing  $V_{\text{BOOST}}$  to rise thus reverse biasing D2. The voltage at  $V_{\text{BOOST}}$  is then

$$V_{BOOST} = 2 V_{IN} - (R_{DSON} \times I_L) - V_{FD2} + V_{FD1}$$
(3)

which is approximately

$$2V_{IN} - 0.4 \text{ V}$$
 (4)

for many applications. Thus the gate-drive voltage of the NMOS switch is approximately

$$V_{IN} - 0.2 \text{ V}$$
 (5)

An alternate method for charging  $C_{BOOST}$  is to connect D2 to the output as shown in Figure 15. The output voltage must be between 2.5 V and 5.5 V, so that proper gate voltage will be applied to the internal switch. In this circuit,  $C_{BOOST}$  provides a gate-drive voltage that is slightly less than  $V_{OUT}$ .



#### **Feature Description (continued)**

In applications where both  $V_{IN}$  and  $V_{OUT}$  are greater than 5.5 V, or less than 3 V,  $C_{BOOST}$  cannot be charged directly from these voltages. If  $V_{IN}$  and  $V_{OUT}$  are greater than 5.5 V,  $C_{BOOST}$  can be charged from  $V_{IN}$  or  $V_{OUT}$  minus a zener voltage by placing a zener diode D3 in series with D2, as shown in Figure 16. When using a series zener diode from the input, ensure that the regulation of the input supply doesn't create a voltage that falls outside the recommended  $V_{BOOST}$  voltage.

$$(V_{INMAX} - V_{D3}) < 5.5 \text{ V}$$
  
 $(V_{INMIN} - V_{D3}) > 1.6 \text{ V}$ 



Figure 16. Zener Reduces Boost Voltage From VIN

An alternative method is to place the zener diode D3 in a shunt configuration as shown in Figure 17. A small 350-mW to 500-mW, 5.1-V zener in a SOT-23 or SOD package can be used for this purpose. Place a small ceramic capacitor such as a 6.3-V, 0.1- $\mu$ F capacitor (C4) in parallel with the zener diode. When the internal NMOS switch turns on, a pulse of current is drawn to charge the internal NMOS gate capacitance. The 0.1  $\mu$ F parallel shunt capacitor ensures that the V<sub>BOOST</sub> voltage is maintained during this time.

Resistor R3 should be chosen to provide enough RMS current to the zener diode (D3) and to the BOOST pin. A recommended choice for the zener current ( $I_{ZENER}$ ) is 1 mA. The current  $I_{BOOST}$  into the BOOST pin supplies the gate current of the NMOS control switch and varies typically according to the following formula for the X version:

$$I_{BOOST} = 0.56 \times (D + 0.54) \times (V_{ZENER} - V_{D2}) \text{ mA}$$
 (6)

I<sub>BOOST</sub> can be calculated for the Y version using the following:

$$I_{BOOST} = (D + 0.5) \times (V_{ZENER} - V_{D2}) \text{ mA}$$

where

- · D is the duty cycle
- V<sub>ZENER</sub> and V<sub>D2</sub> are in volts
- I<sub>BOOST</sub> is in milliamps (7)

 $V_{ZENER}$  is the voltage applied to the anode of the boost diode (D2), and  $V_{D2}$  is the average forward voltage across D2. Note that this formula for  $I_{BOOST}$  gives typical current. For the worst case  $I_{BOOST}$ , increase the current by 40%. In that case, the worst case boost current will be

$$I_{BOOST-MAX} = 1.4 \times I_{BOOST}$$
 (8)

R3 will then be given by

$$R3 = (V_{IN} - V_{ZENER}) / (1.4 \times I_{BOOST} + I_{ZENER})$$
(9)

For example, using the X-version let  $V_{IN}$  = 10 V,  $V_{ZENER}$  = 5 V,  $V_{D2}$  = 0.7 V,  $I_{ZENER}$  = 1 mA, and duty cycle D = 50%. Then

$$I_{BOOST} = 0.56 \times (0.5 + 0.54) \times (5 - 0.7) \text{ mA} = 2.5 \text{ mA}$$
 (10)

$$R3 = (10 \text{ V} - 5 \text{ V}) / (1.4 \times 2.5 \text{ mA} + 1 \text{ mA}) = 1.11 \text{ k}\Omega$$
 (11)



# **Feature Description (continued)**



Figure 17. Boost Voltage Supplied From the Shunt Zener on  $\rm V_{IN}$ 



Figure 18.  $V_{BOOST}$  Derived From  $V_{IN}$ 



Figure 19. V<sub>BOOST</sub> Derived From Series Zener Diode (V<sub>OUT</sub>)



#### **Feature Description (continued)**

#### 7.3.2 Enable Pin / Shutdown Mode

The LMR12010 has a shutdown mode that is controlled by the enable pin (EN). When a logic low voltage is applied to EN, the part is in shutdown mode and its quiescent current drops to typically 30 nA. Switch leakage adds another 40 nA from the input supply. The voltage at this pin must never exceed  $V_{IN} + 0.3 \text{ V}$ .

#### 7.3.3 Soft Start

This function forces  $V_{OUT}$  to increase at a controlled rate during start up. During soft start, the error amplifier's reference voltage ramps from 0V to its nominal value of 0.8 V in approximately 200  $\mu$ s. This forces the regulator output to ramp up in a more linear and controlled fashion, which helps reduce inrush current. Under some circumstances at start-up, an output voltage overshoot may still be observed. This may be due to a large output load applied during start up. Large amounts of output external capacitance can also increase output voltage overshoot. A simple solution is to add a feed forward capacitor with a value between 470 pf and 1000 pf across the top feedback resistor (R1).

#### 7.3.4 Output Overvoltage Protection

The overvoltage comparator compares the FB pin voltage to a voltage that is 10% higher than the internal reference Vref. Once the FB pin voltage goes 10% above the internal reference, the internal NMOS control switch is turned off, which allows the output voltage to decrease toward regulation.

#### 7.3.5 Undervoltage Lockout

Undervoltage lockout (UVLO) prevents the LMR12010 from operating until the input voltage exceeds 2.74 V (typical).

The UVLO threshold has approximately 440 mV of hysteresis, so the part will operate until  $V_{IN}$  drops below 2.3 V (typical). Hysteresis prevents the part from turning off during power up if  $V_{IN}$  is non-monotonic.

#### 7.3.6 Current Limit

The LMR12010 uses cycle-by-cycle current limiting to protect the output switch. During each switching cycle, a current limit comparator detects if the output switch current exceeds 1.7 A (typical), and turns off the switch until the next switching cycle begins.

#### 7.3.7 Thermal Shutdown

Thermal shutdown limits total power dissipation by turning off the output switch when the IC junction temperature exceeds 165°C. After thermal shutdown occurs, the output switch doesn't turn on until the junction temperature drops to approximately 150°C.



# 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 8.1 Application Information

The LMR12010 regulator is a monolithic, high frequency, PWM step-down DC/DC converter in a 6-pin thin SOT23 package. Switching frequency is internally set to 1.6 MHz (LMR12010X) or 3 MHz (LMR12010Y), allowing the use of extremely small surface mount inductors and chip capacitors.

# 8.2 Typical Application



Figure 20. Typical Application Schematic

### 8.2.1 Detailed Design Procedure

#### 8.2.1.1 Custom Design With WEBENCH® Tools

Click here to create a custom design using the LMR12010 device with the WEBENCH® Power Designer.

- 1. Start by entering the input voltage (V<sub>IN</sub>), output voltage (V<sub>OUT</sub>), and output current (I<sub>OUT</sub>) requirements.
- 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial.
- 3. Compare the generated design with other possible solutions from Texas Instruments.

The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability.

In most cases, these actions are available:

- · Run electrical simulations to see important waveforms and circuit performance
- Run thermal simulations to understand board thermal performance
- Export customized schematic and layout into popular CAD formats
- · Print PDF reports for the design, and share the design with colleagues

Get more information about WEBENCH tools at www.ti.com/WEBENCH.



#### 8.2.1.2 Inductor Selection

The duty cycle (D) can be approximated quickly using the ratio of output voltage ( $V_0$ ) to input voltage ( $V_{IN}$ ):

$$D = \frac{V_O}{V_{IN}} \tag{12}$$

The catch diode (D1) forward voltage drop and the voltage drop across the internal NMOS must be included to calculate a more accurate duty cycle. Calculate D by using the following formula:

$$D = \frac{V_O + V_D}{V_{IN} + V_D - V_{SW}}$$
(13)

V<sub>SW</sub> can be approximated by:

$$V_{SW} = I_O \times R_{DS(ON)} \tag{14}$$

The diode forward drop  $(V_D)$  can range from 0.3V to 0.7V depending on the quality of the diode. The lower  $V_D$  is, the higher the operating efficiency of the converter.

The inductor value determines the output ripple current. Lower inductor values decrease the size of the inductor, but increase the output ripple current. An increase in the inductor value will decrease the output ripple current. The ratio of ripple current ( $\Delta i_L$ ) to output current ( $I_O$ ) is optimized when it is set between 0.3 and 0.4 at 1 A. The ratio r is defined as:

$$r = \frac{\Delta i_L}{I_O} \tag{15}$$

One must also ensure that the minimum current limit (1.2 A) is not exceeded, so the peak current in the inductor must be calculated. The peak current (I<sub>LPK</sub>) in the inductor is calculated by:

$$I_{LPK} = I_O + \Delta I_L/2 \tag{16}$$

If r = 0.5 at an output of 1 A, the peak current in the inductor will be 1.25 A. The minimum verified current limit over all operating conditions is 1.2 A. One can either reduce r to 0.4 resulting in a 1.2-A peak current, or make the engineering judgement that 50 mA over will be safe enough with a 1.7-A typical current limit and 6 sigma limits. When the designed maximum output current is reduced, the ratio r can be increased. At a current of 0.1 A, r can be made as high as 0.9. The ripple ratio can be increased at lighter loads because the net ripple is actually quite low, and if r remains constant the inductor value can be made quite large. An equation empirically developed for the maximum ripple ratio at any current below 2 A is:

$$r = 0.387 \times I_{OUT}^{-0.3667}$$
 (17)

Note that this is just a guideline.

The LMR12010 operates at frequencies allowing the use of ceramic output capacitors without compromising transient response. Ceramic capacitors allow higher inductor ripple without significantly increasing output ripple. See the Output Capacitor for more details on calculating output voltage ripple.

Now that the ripple current or ripple ratio is determined, the inductance is calculated by:

$$L = \frac{V_O + V_D}{I_O \times r \times f_S} \times (1-D)$$

where

• f<sub>s</sub> is the switching frequency

When selecting an inductor, make sure that it is capable of supporting the peak output current without saturating. Inductor saturation will result in a sudden reduction in inductance and prevent the regulator from operating correctly. Because of the speed of the internal current limit, the peak current of the inductor need only be specified for the required maximum output current. For example, if the designed maximum output current is 0.5 A and the peak current is 0.7 A, then the inductor should be specified with a saturation current limit of >0.7 A.



There is no need to specify the saturation or peak current of the inductor at the 1.7-A typical switch current limit. The difference in inductor size is a factor of 5. Because of the operating frequency of the LMR12010, ferrite based inductors are preferred to minimize core losses. This presents little restriction since the variety of ferrite based inductors is huge. Lastly, inductors with lower series resistance (DCR) provide better operating efficiency. For recommended inductors see example circuits.

#### 8.2.1.3 Input Capacitor

An input capacitor is necessary to ensure that  $V_{IN}$  does not drop excessively during switching transients. The primary specifications of the input capacitor are capacitance, voltage, RMS current rating, and equivalent series inductance (ESL). The recommended input capacitance is 10  $\mu$ F, although 4.7  $\mu$ F works well for input voltages below 6 V. The input voltage rating is specifically stated by the capacitor manufacturer. Make sure to check any recommended deratings and also verify if there is any significant change in capacitance at the operating input voltage and the operating temperature. The input capacitor maximum RMS input current rating ( $I_{RMS-IN}$ ) must be greater than:

$$I_{RMS-IN} = I_O \times \sqrt{D \times (1-D + \frac{r^2}{12})}$$
 (19)

It can be shown from Equation 19 that maximum RMS capacitor current occurs when D=0.5. Always calculate the RMS at the point where the duty cycle, D, is closest to 0.5. The ESL of an input capacitor is usually determined by the effective cross sectional area of the current path. A large leaded capacitor will have high ESL and a 0805 ceramic chip capacitor will have very low ESL. At the operating frequencies of the LMR12010, certain capacitors may have an ESL so large that the resulting impedance  $(2\pi fL)$  will be higher than that required to provide stable operation. As a result, surface mount capacitors are strongly recommended. Sanyo POSCAP, Tantalum or Niobium, Panasonic SP or Cornell Dubilier ESR, and multilayer ceramic capacitors (MLCC) are all good choices for both input and output capacitors and have very low ESL. For MLCCs TI recommends using X7R or X5R dielectrics. Consult capacitor manufacturer datasheet to see how rated capacitance varies over operating conditions.

#### 8.2.1.4 Output Capacitor

The output capacitor is selected based upon the desired output ripple and transient response. The initial current of a load transient is provided mainly by the output capacitor. The output ripple of the converter is:

$$\Delta V_{O} = \Delta i_{L} \times \left(R_{ESR} + \frac{1}{8 \times f_{S} \times C_{O}}\right)$$
(20)

When using MLCCs, the ESR is typically so low that the capacitive ripple may dominate. When this occurs, the output ripple will be approximately sinusoidal and  $90^{\circ}$  phase shifted from the switching action. Given the availability and quality of MLCCs and the expected output voltage of designs using the LMR12010, there is really no need to review any other capacitor technologies. Another benefit of ceramic capacitors is their ability to bypass high frequency noise. A certain amount of switching edge noise will couple through parasitic capacitances in the inductor to the output. A ceramic capacitor will bypass this noise while a tantalum will not. Since the output capacitor is one of the two external components that control the stability of the regulator control loop, most applications will require a minimum at  $10~\mu\text{F}$  of output capacitance. Capacitance can be increased significantly with little detriment to the regulator stability. Like the input capacitor, recommended multilayer ceramic capacitors are X7R or X5R. Again, verify actual capacitance at the desired operating voltage and temperature.

Check the RMS current rating of the capacitor. The RMS current rating of the capacitor chosen must also meet the following condition:

$$I_{RMS-OUT} = I_O \times \frac{r}{\sqrt{12}}$$
 (21)



#### 8.2.1.5 Catch Diode

The catch diode (D1) conducts during the switch off-time. A Schottky diode is recommended for its fast switching times and low forward voltage drop. The catch diode should be chosen so that its current rating is greater than:

$$I_{D1} = I_O \times (1-D)$$
 (22)

The reverse breakdown rating of the diode must be at least the maximum input voltage plus appropriate margin. To improve efficiency choose a Schottky diode with a low forward voltage drop.

#### 8.2.1.6 Boost Diode

A standard diode such as the 1N4148 type is recommended. For  $V_{BOOST}$  circuits derived from voltages less than 3.3 V, a small-signal Schottky diode is recommended for greater efficiency. A good choice is the BAT54 small signal diode.

#### 8.2.1.7 Boost Capacitor

A ceramic 0.01µF capacitor with a voltage rating of at least 6.3 V is sufficient. The X7R and X5R MLCCs provide the best performance.

#### 8.2.1.8 Output Voltage

The output voltage is set using the following equation where R2 is connected between the FB pin and GND, and R1 is connected between  $V_{\Omega}$  and the FB pin. A good value for R2 is 10 k $\Omega$ .

$$R1 = \left(\frac{V_O}{V_{REF}} - 1\right) \times R2 \tag{23}$$

### 8.2.1.9 Calculating Efficiency, and Junction Temperature

The complete LMR12010 DC/DC converter efficiency can be calculated in the following manner.

$$\eta = \frac{\mathsf{P}_{\mathsf{OUT}}}{\mathsf{P}_{\mathsf{IN}}} \tag{24}$$

Or

$$\eta = \frac{P_{\text{OUT}}}{P_{\text{OUT}} + P_{\text{LOSS}}} \tag{25}$$

Calculations for determining the most significant power losses are shown below. Other losses totaling less than 2% are not discussed.

Power loss (P<sub>LOSS</sub>) is the sum of two basic types of losses in the converter, switching and conduction. Conduction losses usually dominate at higher output loads, where as switching losses remain relatively fixed and dominate at lower output loads. The first step in determining the losses is to calculate the duty cycle (D).

$$D = \frac{V_{OUT} + V_D}{V_{IN} + V_D - V_{SW}}$$
(26)

V<sub>SW</sub> is the voltage drop across the internal NFET when it is on, and is equal to:

$$V_{SW} = I_{OUT} \times R_{DSON}$$
 (27)

 $V_D$  is the forward voltage drop across the Schottky diode. It can be obtained from the Electrical Characteristics. If the voltage drop across the inductor ( $V_{DCR}$ ) is accounted for, the equation becomes:

$$D = \frac{V_O + V_D + V_{DCR}}{V_{IN} + V_D - V_{SW}}$$
(28)

This usually gives only a minor duty cycle change, and has been omitted in the examples for simplicity.

The conduction losses in the free-wheeling Schottky diode are calculated as follows:

$$P_{\text{DIODE}} = V_{\text{D}} \times I_{\text{OUT}}(1-D) \tag{29}$$



Often this is the single most significant power loss in the circuit. Care should be taken to choose a Schottky diode that has a low forward voltage drop.

Another significant external power loss is the conduction loss in the output inductor. The equation can be simplified to:

$$P_{IND} = I_{OUT}^2 \times R_{DCR}$$
 (30)

The LMR12010 conduction loss is mainly associated with the internal NFET:

$$P_{COND} = I_{OUT}^2 \times R_{DSON} \times D$$
 (31)

Switching losses are also associated with the internal NFET. They occur during the switch on and off transition periods, where voltages and currents overlap resulting in power loss. The simplest means to determine this loss is to empirically measuring the rise and fall times (10% to 90%) of the switch at the switch node:

$$P_{SWF} = 1/2(V_{IN} \times I_{OUT} \times freq \times T_{FALL})$$
(32)

$$P_{SWR} = 1/2(V_{IN} \times I_{OUT} \times freq \times T_{RISE})$$
(33)

$$P_{SW} = P_{SWF} + P_{SWR} \tag{34}$$

#### Table 1. Typical Rise And Fall Times vs Input Voltage

| V <sub>IN</sub> | T <sub>RISE</sub> | T <sub>FALL</sub> |
|-----------------|-------------------|-------------------|
| 5 V             | 8 ns              | 4 ns              |
| 10 V            | 9 ns              | 6 ns              |
| 15 V            | 10 ns             | 7 ns              |

Another loss is the power required for operation of the internal circuitry:

$$P_{Q} = I_{Q} \times V_{IN} \tag{35}$$

 $I_Q$  is the quiescent operating current, and is typically around 1.5mA. The other operating power that needs to be calculated is that required to drive the internal NFET:

$$P_{BOOST} = I_{BOOST} \times V_{BOOST}$$
 (36)

 $V_{BOOST}$  is normally between 3 VDC and 5 VDC. The  $I_{BOOST}$  rms current is approximately 4.25 mA. Total power losses are:

$$\Sigma P_{COND} + P_{SW} + P_{DIODE} + P_{IND} + P_{Q} + P_{BOOST} = P_{LOSS}$$
(37)

#### Table 2. Design Example 1

| 5 V    | P <sub>OUT</sub>                                                             | 2.5 W                                                                                                                                                                                      |
|--------|------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2.5 V  | P <sub>DIODE</sub>                                                           | 151 mW                                                                                                                                                                                     |
| 1 A    | P <sub>IND</sub>                                                             | 75 mW                                                                                                                                                                                      |
| 0.35 V | P <sub>SWF</sub>                                                             | 53 mW                                                                                                                                                                                      |
| 3 MHz  | P <sub>SWR</sub>                                                             | 53 mW                                                                                                                                                                                      |
| 1.5 mA | P <sub>COND</sub>                                                            | 187 mW                                                                                                                                                                                     |
| 8 ns   | $P_{Q}$                                                                      | 7.5 mW                                                                                                                                                                                     |
| 8 ns   | P <sub>BOOST</sub>                                                           | 21 mW                                                                                                                                                                                      |
| 330 mΩ | P <sub>LOSS</sub>                                                            | 548 mW                                                                                                                                                                                     |
| 75 mΩ  |                                                                              |                                                                                                                                                                                            |
| 0.568  |                                                                              |                                                                                                                                                                                            |
|        | 2.5 V<br>1 A<br>0.35 V<br>3 MHz<br>1.5 mA<br>8 ns<br>8 ns<br>330 mΩ<br>75 mΩ | 2.5 V P <sub>DIODE</sub> 1 A P <sub>IND</sub> 0.35 V P <sub>SWF</sub> 3 MHz P <sub>SWR</sub> 1.5 mA P <sub>COND</sub> 8 ns P <sub>Q</sub> 8 ns P <sub>BOOST</sub> 330 mΩ P <sub>LOSS</sub> |

 $\eta = 82\%$ 

# TEXAS INSTRUMENTS

### 8.2.2 Application Curves





# 9 Layout

#### 9.1 Layout Considerations

When planning layout there are a few things to consider when trying to achieve a clean, regulated output. The most important consideration when completing the layout is the close coupling of the GND connections of the  $C_{IN}$  capacitor and the catch diode D1. These ground ends should be close to one another and be connected to the GND plane with at least two through-holes. Place these components as close to the IC as possible. Next in importance is the location of the GND connection of the  $C_{OUT}$  capacitor, which should be near the GND connections of  $C_{IN}$  and D1.

There should be a continuous ground plane on the bottom layer of a two-layer board except under the switching node island.

The FB pin is a high impedance node and care should be taken to make the FB trace short to avoid noise pickup and inaccurate regulation. The feedback resistors should be placed as close as possible to the IC, with the GND of R2 placed as close as possible to the GND of the IC. The V<sub>OUT</sub> trace to R1 should be routed away from the inductor and any other traces that are switching.

High AC currents flow through the  $V_{IN}$ , SW and  $V_{OUT}$  traces, so they must be as short and wide as possible. However, making the traces wide increases radiated noise, so the designer must make this trade-off. Radiated noise can be decreased by choosing a shielded inductor.

The remaining components should also be placed as close as possible to the IC. Refer to the LMR12010 demo board as an example of a good layout.

#### 9.2 Calculating The LMR12010 Junction Temperature

Thermal Definitions:

- T<sub>J</sub> = Chip junction temperature
- T<sub>A</sub> = Ambient temperature
- R<sub>B,IC</sub> = Thermal resistance from chip junction to device case
- R<sub>θ,JA</sub> = Thermal resistance from chip junction to ambient air



Figure 25. Cross-Sectional View of Integrated Circuit Mounted on a Printed Circuit Board.

Heat in the LMR12010 due to internal power dissipation is removed through conduction and/or convection.

Conduction: Heat transfer occurs through cross sectional areas of material. Depending on the material, the transfer of heat can be considered to have poor to good thermal conductivity properties (insulator vs conductor).

Heat transfer goes as:

silicon→package→lead frame→PCB.

Convection: Heat transfer is by means of airflow. This could be from a fan or natural convection. Natural convection occurs when air currents rise from the hot device to cooler air.

Thermal impedance is defined as:

$$R_{\theta} = \frac{\Delta T}{\text{Power}}$$
 (38)



# Calculating The LMR12010 Junction Temperature (continued)

Thermal impedance from the silicon junction to the ambient air is defined as:

$$R_{\theta JA} = \frac{I_J - I_A}{Power} \tag{39}$$

This impedance can vary depending on the thermal properties of the PCB. This includes PCB size, weight of copper used to route traces and ground plane, and number of layers within the PCB. The type and number of thermal vias can also make a large difference in the thermal impedance. Thermal vias are necessary in most applications. They conduct heat from the surface of the PCB to the ground plane. Place two to four thermal vias close to the ground pin of the device.

The datasheet specifies two different  $R_{\theta JA}$  numbers for the 6-pin SOT-23-THIN package. The two numbers show the difference in thermal impedance for a four-layer board with 2-oz. copper traces, vs. a four-layer board with 1oz. copper.  $R_{\theta JA}$  equals 120°C/W for 2-oz. copper traces and GND plane, and 235°C/W for 1oz. copper traces and GND plane.

#### Method 1:

To accurately measure the silicon temperature for a given application, two methods can be used. The first method requires the user to know the thermal impedance of the silicon junction to case. ( $R_{\theta JC}$ ) is approximately 80°C/W for the 6-pin SOT-23-THIN package. Knowing the internal dissipation from the efficiency calculation given previously, and the case temperature, which can be empirically measured on the bench we have:

$$R_{\theta,JA} = \frac{T_J - T_C}{Power} \tag{40}$$

Therefore:

$$T_{J} = (R_{\theta,IC} \times P_{LOSS}) + T_{C} \tag{41}$$

Table 3. Design Example 2

|                    |        | •                  |        |  |
|--------------------|--------|--------------------|--------|--|
| V <sub>IN</sub>    | 5 V    | P <sub>OUT</sub>   | 2.5 W  |  |
| V <sub>OUT</sub>   | 2.5 V  | P <sub>DIODE</sub> | 151 mW |  |
| I <sub>OUT</sub>   | 1 A    | P <sub>IND</sub>   | 75 mW  |  |
| $V_D$              | 0.35 V | P <sub>SWF</sub>   | 53 mW  |  |
| Freq               | 3 MHz  | P <sub>SWR</sub>   | 53 mW  |  |
| $I_Q$              | 1.5 mA | P <sub>COND</sub>  | 187 mW |  |
| T <sub>RISE</sub>  | 8 ns   | $P_{Q}$            | 7.5 mW |  |
| T <sub>FALL</sub>  | 8 ns   | P <sub>BOOST</sub> | 21 mW  |  |
| R <sub>DSON</sub>  | 330 mΩ | P <sub>LOSS</sub>  | 548 mW |  |
| IND <sub>DCR</sub> | 75 mΩ  |                    |        |  |
| D                  | 0.568  |                    |        |  |
|                    |        |                    |        |  |

 $\Sigma P_{COND} + P_{SWF} + P_{SWR} + P_{Q} + P_{BOOST} = P_{INTERNAL}$ 

PINTERNAL = 322 mW

$$T_J = (R_{\theta JC} \times Power) + T_C = 80^{\circ}C/W \times 322 \text{ mW} + T_C$$
 (42)

The second method can give a very accurate silicon junction temperature. The first step is to determine  $R_{\theta JA}$  of the application. The LMR12010 has over-temperature protection circuitry. When the silicon temperature reaches 165°C, the device stops switching. The protection circuitry has a hysteresis of 15°C. Once the silicon temperature has decreased to approximately 150°C, the device will start to switch again. Knowing this, the  $R_{\theta JA}$  for any PCB can be characterized during the early stages of the design by raising the ambient temperature in the given application until the circuit enters thermal shutdown. If the SW pin is monitored, it will be obvious when the internal NFET stops switching indicating a junction temperature of 165°C. Knowing the internal power dissipation from the above methods, the junction temperature and the ambient temperature,  $R_{\theta JA}$  can be determined.

$$R_{\theta JA} = \frac{165^{\circ}C - T_{A}}{P_{\text{INTERNAL}}}$$
(43)



Once this is determined, the maximum ambient temperature allowed for a desired junction temperature can be found.

Table 4. Design Example 3

| Package            | SOT23-6 |                    |          |
|--------------------|---------|--------------------|----------|
| V <sub>IN</sub>    | 12 V    | P <sub>OUT</sub>   | 2.475 W  |
| V <sub>OUT</sub>   | 3.3 V   | P <sub>DIODE</sub> | 523 mW   |
| I <sub>OUT</sub>   | 750 mA  | P <sub>IND</sub>   | 56.25 mW |
| $V_D$              | 0.35 V  | P <sub>SWF</sub>   | 108 mW   |
| Freq               | 3 MHz   | P <sub>SWR</sub>   | 108 mW   |
| IQ                 | 1.5 mA  | P <sub>COND</sub>  | 68.2 mW  |
| I <sub>BOOST</sub> | 4 mA    | PQ                 | 18 mW    |
| V <sub>BOOST</sub> | 5 V     | P <sub>BOOST</sub> | 20 mW    |
| T <sub>RISE</sub>  | 8 ns    | P <sub>LOSS</sub>  | 902 mW   |
| T <sub>FALL</sub>  | 8 ns    |                    |          |
| R <sub>DSON</sub>  | 400 mΩ  |                    |          |
| IND <sub>DCR</sub> | 75 mΩ   |                    |          |
| D                  | 30.3%   |                    |          |

$$\Sigma P_{COND} + P_{SWF} + P_{SWR} + P_{Q} + P_{BOOST} = P_{INTERNAL}$$

$$P_{INTERNAL} = 322 \text{ mW}$$

Using a standard Texas Instruments 6-pin SOT-23-THIN demonstration board to determine the  $R_{\theta JA}$  of the board. The four-layer PCB is constructed using FR4 with 1/2-oz copper traces. The copper ground plane is on the bottom layer. The ground plane is accessed by two vias. The board measures 2.5 cm  $\times$  3 cm. It was placed in an oven with no forced airflow.

The ambient temperature was raised to 94°C, and at that temperature, the device went into thermal shutdown.

$$R_{0JA} = \frac{165^{\circ}C - 94^{\circ}C}{322 \text{ mW}} = 220^{\circ}C/W \tag{45}$$

If the junction temperature was to be kept below 125°C, then the ambient temperature cannot go above 54.2°C.

$$T_{J} - (R_{\theta JA} \times P_{LOSS}) = T_{A} \tag{46}$$



#### 10 器件和文档支持

#### 10.1 器件支持

#### 10.1.1 第三方产品免责声明

TI 发布的与第三方产品或服务有关的信息,不能构成与此类产品或服务或保修的适用性有关的认可,不能构成此类产品或服务单独或与任何 TI 产品或服务一起的表示或认可。

#### 10.1.2 开发支持

#### 10.1.2.1 使用 WEBENCH® 工具创建定制设计

单击此处,使用 LMR12010 器件并借助 WEBENCH® 电源设计器创建定制设计方案。

- 1. 首先输入输入电压  $(V_{IN})$ 、输出电压  $(V_{OUT})$  和输出电流  $(I_{OUT})$  要求。
- 2. 使用优化器拨盘优化该设计的关键参数,如效率、尺寸和成本。
- 3. 将生成的设计与德州仪器 (TI) 的其他可行的解决方案进行比较。

WEBENCH 电源设计器可提供定制原理图以及罗列实时价格和组件供货情况的物料清单。

在多数情况下,可执行以下操作:

- 运行电气仿真,观察重要波形以及电路性能
- 运行热性能仿真,了解电路板热性能
- 将定制原理图和布局方案以常用 CAD 格式导出
- 打印设计方案的 PDF 报告并与同事共享

有关 WEBENCH 工具的详细信息,请访问 www.ti.com.cn/WEBENCH。

#### 10.2 接收文档更新通知

要接收文档更新通知,请导航至 Tl.com.cn 上的器件产品文件夹。单击右上角的通知我 进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。

# 10.3 社区资源

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 10.4 商标

E2E is a trademark of Texas Instruments.

WEBENCH is a registered trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### 10.5 静电放电警告



ESD 可能会损坏该集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理措施和安装程序,可能会损坏集成电路。

ESD 的损坏小至导致微小的性能降级,大至整个器件故障。 精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可能会导致器件与其发布的规格不相符。

#### 10.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.



# 11 机械、封装和可订购信息

以下页面包含机械、封装和可订购信息。这些信息是指定器件的最新可用数据。数据如有变更,恕不另行通知,且 不会对此文档进行修订。如需获取此数据表的浏览器版本,请查阅左侧的导航栏。

#### 重要声明和免责声明

TI 均以"原样"提供技术性及可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证其中不含任何瑕疵,且不做任何明示或暗示的担保,包括但不限于对适销性、适合某特定用途或不侵犯任何第三方知识产权的暗示担保。

所述资源可供专业开发人员应用TI产品进行设计使用。您将对以下行为独自承担全部责任: (1)针对您的应用选择合适的TI产品; (2)设计、验证并测试您的应用; (3)确保您的应用满足相应标准以及任何其他安全、安保或其他要求。所述资源如有变更,恕不另行通知。TI对您使用所述资源的授权仅限于开发资源所涉及TI产品的相关应用。除此之外不得复制或展示所述资源,也不提供其它TI或任何第三方的知识产权授权许可。如因使用所述资源而产生任何索赔、赔偿、成本、损失及债务等,TI对此概不负责,并且您须赔偿由此对TI及其代表造成的损害。

TI 所提供产品均受TI 的销售条款 (http://www.ti.com.cn/zh-cn/legal/termsofsale.html) 以及ti.com.cn上或随附TI产品提供的其他可适用条款的约束。TI提供所述资源并不扩展或以其他方式更改TI 针对TI 产品所发布的可适用的担保范围或担保免责声明。

邮寄地址: 上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码: 200122 Copyright © 2019 德州仪器半导体技术(上海)有限公司

#### 重要声明和免责声明

TI 均以"原样"提供技术性及可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证其中不含任何瑕疵,且不做任何明示或暗示的担保,包括但不限于对适销性、适合某特定用途或不侵犯任何第三方知识产权的暗示担保。

所述资源可供专业开发人员应用TI产品进行设计使用。您将对以下行为独自承担全部责任: (1)针对您的应用选择合适的TI产品; (2)设计、验证并测试您的应用; (3)确保您的应用满足相应标准以及任何其他安全、安保或其他要求。所述资源如有变更,恕不另行通知。TI对您使用所述资源的授权仅限于开发资源所涉及TI产品的相关应用。除此之外不得复制或展示所述资源,也不提供其它TI或任何第三方的知识产权授权许可。如因使用所述资源而产生任何索赔、赔偿、成本、损失及债务等,TI对此概不负责,并且您须赔偿由此对TI及其代表造成的损害。

TI 所提供产品均受TI 的销售条款 (http://www.ti.com.cn/zh-cn/legal/termsofsale.html) 以及ti.com.cn上或随附TI产品提供的其他可适用条款的约束。TI提供所述资源并不扩展或以其他方式更改TI 针对TI 产品所发布的可适用的担保范围或担保免责声明。

邮寄地址: 上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码: 200122 Copyright © 2019 德州仪器半导体技术(上海)有限公司