# LP2987/LP2988 Micropower, 200 mA Ultra Low-Dropout Voltage Regulator with Programmable Power-On Reset Delay; Low Noise Version Available (LP2988) 

Check for Samples: LP2987, LP2988

## FEATURES

- Ultra Low Dropout Voltage
- Power-ON Reset Delay Requires Only One Component
- Bypass Pin for Reduced Output Noise (LP2988)
- Specified Continuous Output Current 200 mA
- Specified Peak Output Current > 250 mA
- SOIC-8 and VSSOP-8 Surface Mount Packages
- $<2 \mu \mathrm{~A}$ Quiescent Current when Shutdown
- Low Ground Pin Current at All Loads
- 0.5\% Output Voltage Accuracy ("A" Grade)
- Wide Supply Voltage Range (16V Max)
- Overtemperature/overcurrent Protection
- $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ Junction Temperature Range


## APPLICATIONS

- Cellular Phone
- Palmtop/Laptop Computer
- Camcorder, Personal Stereo, Camera


## Block Diagram



## DESCRIPTION

The LP2987/8 are fixed-output 200 mA precision LDO voltage regulators with power-ON reset delay which can be implemented using a single external capacitor.

The LP2988 is specifically designed for noise-critical applications. A single external capacitor connected to the Bypass pin reduces regulator output noise.

Using an optimized VIP (Vertically Integrated PNP) process, these regulators deliver superior performance:
Dropout Voltage: 180 mV @ 200 mA load, and 1 mV @ 1 mA load (typical).

Ground Pin Current: 1 mA @ 200 mA load, and 200 $\mu \mathrm{A} @ 10 \mathrm{~mA}$ load (typical).
Sleep Mode: The LP2987/8 draws less than $2 \mu \mathrm{~A}$ quiescent current when shutdown pin is held low.

Error Flag/Reset: The error flag goes low when the output drops approximately 5\% below nominal. This pin also provides a power-ON reset signal if a capacitor is connected to the DELAY pin.
Precision Output: Standard product versions of the LP2987 and LP2988 are available with output voltages of $5.0 \mathrm{~V}, 3.8 \mathrm{~V}, 3.3 \mathrm{~V}, 3.2 \mathrm{~V}, 3.0 \mathrm{~V}$, or 2.8 V , with specified accuracy of $0.5 \%$ ("A" grade) and $1 \%$ (standard grade) at room temperature.


[^0]
## Connection Diagram (LP2987)



Figure 1. Top View
SOIC-8/VSSOP-8 Package
Surface Mount Packages
See Package Drawing Number D0008A/DGK0008A


Figure 2. Top View
8-Lead WSON Surface Mount Package See Package Drawing Number NGN0008A

## Connection Diagram (LP2988)



Figure 3. Top View
SOIC-8/VSSOP-8 Package
Surface Mount Packages
See Package Drawing Number D0008A/DGK0008A


Figure 4. Top View
8-Lead WSON Surface Mount Package See Package Drawing Number NGN0008A

These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| :--- | ---: |
| Operating Junction <br> Temperature Range | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Lead Temperature <br> (Soldering, 5 seconds) | $260^{\circ} \mathrm{C}$ |
| ESD Rating ${ }^{(3)}$ | 2 kV |
| Power Dissipation (4) | Internally Limited |
| Input Supply Voltage <br> (Survival) | -0.3 V to +16 V |
| Input Supply Voltage <br> (Operating) | 2.1 V to +16 V |
| Shutdown Pin | -0.3 V to +16 V |
| Sense Pin | -0.3 V to +6 V |
| Output Voltage <br> (Survival) <br> (5) | -0.3 V to +16 V |
| lout (Survival) | Short Circuit Protected |
| Input-Output Voltage <br> (Survival) | -0.3 V to +16 V |

(1) Absolute Maximum Ratings indicate limits beyond which damage to the component may occur. Electrical specifications do not apply when operating the device outside of its rated operating conditions.
(2) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/Distributors for availability and specifications.
(3) The ESD rating of the Bypass pin is 500 V (LP2988 only). The ESD rating of the $\mathrm{V}_{\mathrm{IN}}$ pin is 1 kV and the Delay pin is ESD rated at 1.5 kV .
(4) The maximum allowable power dissipation is a function of the maximum junction temperature, $T_{J}(M A X)$, the junction-to-ambient thermal resistance, $\theta_{J-A}$ and the ambient temperature, $T_{A}$. The maximum allowable power dissipation at any ambient temperature is calculated using: ${ }^{P}(M A X)=\frac{T_{J}(M A X)-T_{A}}{\theta_{J-A}}$ The value of $\theta_{J-A}$ for the SOIC-8 (D) package is $160^{\circ} \mathrm{C} / \mathrm{W}$, and the VSSOP-8 (DGK) package is $200^{\circ} \mathrm{C} / \mathrm{W}$. The value $\theta_{J-A}$ for the WSON (NGN) package is specifically dependent on PCB trace area, trace material, and the number of layers and thermal vias. For improved thermal resistance and power dissipation for the WSON package, refer to Application Note AN-1187 (literature number SNOA401). Exceeding the maximum allowable power dissipation will cause excessive die temperature, and the regulator will go into thermal shutdown.
(5) If used in a dual-supply system where the regulator load is returned to a negative supply, the LM2987/8 output must be diode-clamped to ground.
(6) The output PNP structure contains a diode between the $\mathrm{V}_{\mathrm{IN}}$ and $\mathrm{V}_{\mathrm{OUT}}$ terminals that is normally reverse-biased. Forcing the output above the input will turn on this diode and may induce a latch-up mode which can damage the part (see APPLICATION HINTS).

## ELECTRICAL CHARACTERISTICS

Limits in standard typeface are for $\mathrm{T}_{J}=25^{\circ} \mathrm{C}$, and limits in boldface type apply over the full operating temperature range. Unless otherwise specified: $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{O}}(\mathrm{NOM})+1 \mathrm{~V}, \mathrm{I}_{\mathrm{L}}=1 \mathrm{~mA}, \mathrm{C}_{\text {OUT }}=4.7 \mu \mathrm{~F}, \mathrm{C}_{\text {IN }}=2.2 \mu \mathrm{~F}, \mathrm{~V}_{\mathrm{S} / \mathrm{D}}=2 \mathrm{~V}$.

| Symbol | Parameter | Conditions | Typical | LM2987/8AI-X.X ${ }^{(1)}$ |  | LM2987/81-X.X ${ }^{(1)}$ |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min | Max | Min | Max |  |
| $\Delta \mathrm{V}_{\mathrm{O}}$ | Output Voltage Tolerance |  |  | -0.5 | 0.5 | -1.0 | 1.0 | \% $\mathrm{V}_{\text {NOM }}$ |
|  |  | $0.1 \mathrm{~mA}<\mathrm{I}_{\mathrm{L}}<200 \mathrm{~mA}$ |  | -0.8 | 0.8 | -1.6 | 1.6 |  |
|  |  |  |  | -1.8 | 1.8 | -2.8 | 2.8 |  |
| $\Delta \mathrm{V}_{\mathrm{O}} / \Delta \mathrm{V}_{\text {IN }}$ | Output Voltage Line Regulation | $\mathrm{V}_{\mathrm{O}}(\mathrm{NOM})+1 \mathrm{~V} \leq \mathrm{V}_{\text {IN }} \leq 16 \mathrm{~V}$ | 0.007 |  | 0.014 |  | 0.014 | \%/V |
|  |  |  |  |  | 0.032 |  | 0.032 |  |

(1) Limits are $100 \%$ production tested at $25^{\circ} \mathrm{C}$. Limits over the operating temperature range are specified through correlation using Statistical Quality Control (SQC) methods. The limits are used to calculate TI's Average Outgoing Quality Level (AOQL).

## ELECTRICAL CHARACTERISTICS (continued)

Limits in standard typeface are for $\mathrm{T}_{J}=25^{\circ} \mathrm{C}$, and limits in boldface type apply over the full operating temperature range.
Unless otherwise specified: $\mathrm{V}_{\mathbb{I N}}=\mathrm{V}_{\mathrm{O}}(\mathrm{NOM})+1 \mathrm{~V}, \mathrm{I}_{\mathrm{L}}=1 \mathrm{~mA}, \mathrm{C}_{\mathrm{OUT}}=4.7 \mu \mathrm{~F}, \mathrm{C}_{\mathbb{I N}}=2.2 \mu \mathrm{~F}, \mathrm{~V}_{\mathrm{S} / \mathrm{D}}=2 \mathrm{~V}$.

| Symbol | Parameter | Conditions | Typical | LM2987/8AI-X.X ${ }^{(1)}$ |  | LM2987/8I-X.X ${ }^{(1)}$ |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min | Max | Min | Max |  |
| $\mathrm{V}_{\mathrm{IN}^{\prime}-\mathrm{V}_{\mathrm{O}} \text { }}$ | $\underset{(2)}{\text { Dropout Voltage }}$ | $\mathrm{L}_{\mathrm{L}}=100 \mu \mathrm{~A}$ | 1 |  | 2.0 |  | 2.0 | mV |
|  |  |  |  |  | 3.5 |  | 3.5 |  |
|  |  | $\mathrm{I}_{\mathrm{L}}=75 \mathrm{~mA}$ | 90 |  | 120 |  | 120 |  |
|  |  |  |  |  | 170 |  | 170 |  |
|  |  | $\mathrm{L}_{\mathrm{L}}=200 \mathrm{~mA}$ | 180 |  | 230 |  | 230 |  |
|  |  |  |  |  | 350 |  | 350 |  |
| $\mathrm{I}_{\text {GND }}$ | Ground Pin Current | $\mathrm{I}_{\mathrm{L}}=100 \mu \mathrm{~A}$ | 100 |  | 120 |  | 120 | $\mu \mathrm{A}$ |
|  |  |  |  |  | 150 |  | 150 |  |
|  |  | $\mathrm{L}=75 \mathrm{~mA}$ | 500 |  | 800 |  | 800 |  |
|  |  |  |  |  | 1400 |  | 1400 |  |
|  |  | $\mathrm{L}_{\mathrm{L}}=200 \mathrm{~mA}$ | 1 |  | 2.1 |  | 2.1 | mA |
|  |  |  |  |  | 3.7 |  | 3.7 |  |
|  |  | $\mathrm{V}_{\mathrm{S} / \mathrm{D}}<0.3 \mathrm{~V}$ | 0.05 |  | 1.5 |  | 1.5 | $\mu \mathrm{A}$ |
| $\mathrm{l}_{0}(\mathrm{PK})$ | Peak Output Current | $\mathrm{V}_{\text {OUT }} \geq \mathrm{V}_{\text {O }}(\mathrm{NOM})-5 \%$ | 400 | 250 |  | 250 |  | mA |
| lo (MAX) | Short Circuit Current | $\mathrm{R}_{\mathrm{L}}=0$ (Steady State) ${ }^{(3)}$ | 400 |  |  |  |  |  |
| $\mathrm{e}_{\mathrm{n}}$ | LP2987 Output Noise Voltage (RMS) | $\begin{aligned} & \mathrm{BW}=300 \mathrm{~Hz} \text { to } \\ & 50 \mathrm{kHz}, \mathrm{~V} \text { OuT }=3.3 \mathrm{~V} \\ & \mathrm{C}_{\text {OUT }}=10 \mu \mathrm{~F} \end{aligned}$ | 100 |  |  |  |  | $\mu \mathrm{V}$ (RMS) |
|  | LP2988 Output Noise Voltage (RMS) | $\begin{aligned} & \mathrm{BW}=300 \mathrm{~Hz} \text { to } 50 \mathrm{kHz}, \\ & \mathrm{~V}_{\text {OUT }}=3.3 \mathrm{~V} \\ & \mathrm{C}_{\text {OUT }}=10 \mu \mathrm{~F} \\ & \mathrm{C}_{\text {BYPASS }}=.01 \mu \mathrm{~F} \end{aligned}$ | 20 |  |  |  |  |  |
| $\Delta \mathrm{V}_{\text {OUT }} / \Delta \mathrm{V}_{\text {IN }}$ | Ripple Rejection | $\begin{aligned} & \mathrm{f}=1 \mathrm{kHz}, \mathrm{C}_{\text {OUT }}=10 \mu \mathrm{~F} \\ & \mathrm{C}_{\text {BYP }}=0 \text { (LP2988) } \end{aligned}$ | 65 |  |  |  |  | dB |
| $\Delta \mathrm{V}_{\text {OUT }} / \Delta \mathrm{T}$ | Output Voltage Temperature Coefficient | (4) | 20 |  |  |  |  | ppm $/{ }^{\circ} \mathrm{C}$ |
| $\mathrm{I}_{\text {deLAY }}$ | Delay Pin Current Source |  | 2.2 | 1.6 | 2.8 | 1.6 | 2.8 | $\mu \mathrm{A}$ |
|  |  |  |  | 1.4 | 3.0 | 1.4 | 3.0 |  |
| SHUTDOWN INPUT |  |  |  |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{S} / \mathrm{D}}$ | S/D Input Voltage | $\mathrm{V}_{\mathrm{H}}=\mathrm{O} / \mathrm{P}$ ON | 1.4 | 1.6 |  | 1.6 |  | V |
|  |  | $\mathrm{V}_{\mathrm{L}}=\mathrm{O} / \mathrm{P}$ OFF | 0.55 |  | 0.18 |  | 0.18 |  |
| $\mathrm{I}_{\text {S/D }}$ | S/D Input Current | $\mathrm{V}_{S / D}=0$ | 0 |  | -1 |  | -1 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\mathrm{S} / \mathrm{D}}=5 \mathrm{~V}$ | 5 |  | 15 |  | 15 |  |

(2) Dropout voltage is defined as the input to output differential at which the output voltage drops 100 mV below the value measured with a 1V differential.
(3) See TYPICAL PERFORMANCE CHARACTERISTICS curves.
(4) Temperature coefficient is defined as the maximum (worst-case) change divided by the total temperature range.
(5) To prevent mis-operation, the Shutdown input must be driven by a signal that swings above $\mathrm{V}_{\mathrm{H}}$ and below $\mathrm{V}_{\mathrm{L}}$ with a slew rate not less than $40 \mathrm{mV} / \mu \mathrm{s}$ (see APPLICATION HINTS).

## ELECTRICAL CHARACTERISTICS (continued)

Limits in standard typeface are for $\mathrm{T}_{J}=25^{\circ} \mathrm{C}$, and limits in boldface type apply over the full operating temperature range.
Unless otherwise specified: $\mathrm{V}_{\mathbb{I N}}=\mathrm{V}_{\mathrm{O}}(\mathrm{NOM})+1 \mathrm{~V}, \mathrm{I}_{\mathrm{L}}=1 \mathrm{~mA}, \mathrm{C}_{\mathrm{OUT}}=4.7 \mu \mathrm{~F}, \mathrm{C}_{\mathbb{I N}}=2.2 \mu \mathrm{~F}, \mathrm{~V}_{\mathrm{S} / \mathrm{D}}=2 \mathrm{~V}$.

| Symbol | Parameter | Conditions | Typical | LM2987/8AI-X.X ${ }^{(1)}$ |  | LM2987/81-X.X ${ }^{(1)}$ |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min | Max | Min | Max |  |
| ERROR COMPARATOR |  |  |  |  |  |  |  |  |
| IOH | Output "HIGH" Leakage | $\mathrm{V}_{\mathrm{OH}}=16 \mathrm{~V}$ | 0.01 |  | 1 |  | 1 | $\mu \mathrm{A}$ |
|  |  |  |  |  | 2 |  | 2 |  |
| VoL | Output "LOW" Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{O}}(\mathrm{NOM})-0.5 \mathrm{~V}, \\ & \mathrm{I}_{\mathrm{O}}(\mathrm{COMP})=300 \mu \mathrm{~A} \end{aligned}$ | 150 |  | 220 |  | 220 | mV |
|  |  |  |  |  | 350 |  | 350 |  |
| $\mathrm{V}_{\text {THR }}$ <br> (MAX) | Upper Threshold Voltage |  | -4.6 | -5.5 | -3.5 | -5.5 | -3.5 | \% $\mathrm{V}_{\text {OUT }}$ |
|  |  |  |  | -7.7 | -2.5 | -7.7 | -2.5 |  |
| $V_{\text {THR }}$ (MIN) | Lower Threshold Voltage |  | -6.6 | -8.9 | -4.9 | -8.9 | -4.9 |  |
|  |  |  |  | -13.0 | -3.3 | -13.0 | -3.3 |  |
| HYST | Hysteresis |  | 2.0 |  |  |  |  |  |

TYPICAL PERFORMANCE CHARACTERISTICS
Unless otherwise specified: $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\text {OUT }}=4.7 \mu \mathrm{~F}, \mathrm{C}_{\mathrm{IN}}=2.2 \mu \mathrm{~F}, \mathrm{~S} / \mathrm{D}$ is tied to $\mathrm{V}_{\mathrm{IN}^{\prime}}, \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{O}}(\mathrm{NOM})+1 \mathrm{~V}, \mathrm{I}_{\mathrm{L}}=1 \mathrm{~mA}$.


Figure 5.
Dropout Voltage


Figure 7.


Figure 9.


Figure 6.


Figure 8.


Figure 10.

## TYPICAL PERFORMANCE CHARACTERISTICS (continued)

Unless otherwise specified: $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\text {OUT }}=4.7 \mu \mathrm{~F}, \mathrm{C}_{\mathrm{IN}}=2.2 \mu \mathrm{~F}, \mathrm{~S} / \mathrm{D}$ is tied to $\mathrm{V}_{\mathrm{IN}}, \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{O}}(\mathrm{NOM})+1 \mathrm{~V}, \mathrm{I}_{\mathrm{L}}=1 \mathrm{~mA}$.


Figure 11.

$50 \mu \mathrm{~s} / \mathrm{Div}$
Figure 13.

$50 \mu \mathrm{~s} / \mathrm{Div}$
Figure 15.

Input Current

$\mathrm{V}_{\mathrm{IN}}(\mathrm{V})$
Figure 12.

$50 \mu \mathrm{~s} / \mathrm{Div}$
Figure 14.

$20 \mu \mathrm{~s} / \mathrm{Div}$
Figure 16.

## TYPICAL PERFORMANCE CHARACTERISTICS (continued)

Unless otherwise specified: $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\text {OUT }}=4.7 \mu \mathrm{~F}, \mathrm{C}_{\mathrm{IN}}=2.2 \mu \mathrm{~F}, \mathrm{~S} / \mathrm{D}$ is tied to $\mathrm{V}_{\mathrm{IN}}, \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{O}}(\mathrm{NOM})+1 \mathrm{~V}, \mathrm{I}_{\mathrm{L}}=1 \mathrm{~mA}$.

$20 \mu \mathrm{~s} / \mathrm{Div}$
Figure 17.

$500 \mathrm{~ms} /$ Div
Figure 19.


Figure 21.

$20 \mathrm{~ms} /$ Div
Figure 18.

$200 \mathrm{~ms} /$ Div
Figure 20.


Figure 22.

## TYPICAL PERFORMANCE CHARACTERISTICS (continued)

Unless otherwise specified: $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\text {OUT }}=4.7 \mu \mathrm{~F}, \mathrm{C}_{\mathrm{IN}}=2.2 \mu \mathrm{~F}, \mathrm{~S} / \mathrm{D}$ is tied to $\mathrm{V}_{\mathrm{IN}}, \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{O}}(\mathrm{NOM})+1 \mathrm{~V}, \mathrm{I}_{\mathrm{L}}=1 \mathrm{~mA}$.


Figure 23.


Figure 25.



Figure 24.


Figure 26.


Figure 28.

## TYPICAL PERFORMANCE CHARACTERISTICS (continued)

Unless otherwise specified: $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{OUT}}=4.7 \mu \mathrm{~F}, \mathrm{C}_{\mathbb{I N}}=2.2 \mu \mathrm{~F}, \mathrm{~S} / \mathrm{D}$ is tied to $\mathrm{V}_{\mathbb{I N}}, \mathrm{V}_{\mathbb{I N}}=\mathrm{V}_{\mathrm{O}}(\mathrm{NOM})+1 \mathrm{~V}, \mathrm{I}_{\mathrm{L}}=1 \mathrm{~mA}$.


Figure 29.


Figure 31.


Figure 33.


Figure 30.


Figure 32.
Ripple Rejection (LP2988)


Figure 34.

## TYPICAL PERFORMANCE CHARACTERISTICS (continued)

Unless otherwise specified: $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\text {OUT }}=4.7 \mu \mathrm{~F}, \mathrm{C}_{\mathrm{IN}}=2.2 \mu \mathrm{~F}, \mathrm{~S} / \mathrm{D}$ is tied to $\mathrm{V}_{\mathrm{IN}}, \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{O}}(\mathrm{NOM})+1 \mathrm{~V}, \mathrm{I}_{\mathrm{L}}=1 \mathrm{~mA}$.


Figure 35.


Figure 37.


Figure 39.


Figure 36.


Figure 38.


Figure 40.

## TYPICAL PERFORMANCE CHARACTERISTICS (continued)

Unless otherwise specified: $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\text {OUT }}=4.7 \mu \mathrm{~F}, \mathrm{C}_{\mathrm{IN}}=2.2 \mu \mathrm{~F}, \mathrm{~S} / \mathrm{D}$ is tied to $\mathrm{V}_{\mathrm{IN}}, \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{O}}(\mathrm{NOM})+1 \mathrm{~V}, \mathrm{I}_{\mathrm{L}}=1 \mathrm{~mA}$.

$10 \mathrm{~ms} / \mathrm{div} \longrightarrow$
Figure 41.

BASIC APPLICATION CIRCUITS


Figure 42.

*Capacitance value shown is minimum required to assure stability, but may be increased without limit. Larger output capacitor provides improved dynamic response.
**Shutdown must be actively terminated (see APPLICATION HINTS). Tie to INPUT (pin 4) if not used.
Figure 43.

## APPLICATION HINTS

## WSON Package Devices

The LP2987/LP2988 is offered in the 8 lead WSON surface mount package to allow for increased power dissipation compared to the SOIC-8 and the VSSOP-8. For details on thermal performance as well as mounting and soldering specifications, refer to Application Note AN-1187 (literature number SNOA401).

## EXTERNAL CAPACITORS

As with any low-dropout regulator, external capacitors are required to assure stability. These capacitors must be correctly selected for proper performance.

INPUT CAPACITOR: An input capacitor $(\geq 2.2 \mu \mathrm{~F})$ is required between the LP2987/8 input and ground (amount of capacitance may be increased without limit).

This capacitor must be located a distance of not more than 0.5 " from the input pin and returned to a clean analog ground. Any good quality ceramic or tantalum may be used for this capacitor.
OUTPUT CAPACITOR: The output capacitor must meet the requirement for minimum amount of capacitance and also have an appropriate E.S.R. (equivalent series resistance) value.
Curves are provided which show the allowable ESR range as a function of load current for 3 V and 5 V outputs.


Figure 44. ESR Curves For 5V Output


Figure 45. ESR Curves For 3V Output

IMPORTANT: The output capacitor must maintain its ESR in the stable region over the full operating temperature range of the application to assure stability.
The minimum required amount of output capacitance is $4.7 \mu \mathrm{~F}$. Output capacitor size can be increased without limit.

It is important to remember that capacitor tolerance and variation with temperature must be taken into consideration when selecting an output capacitor so that the minimum required amount of output capacitance is provided over the full operating temperature range. A good Tantalum capacitor will show very little variation with temperature, but a ceramic may not be as good (see next section).

The output capacitor should be located not more than 0.5 " from the output pin and returned to a clean analog ground.

## CAPACITOR CHARACTERISTICS

TANTALUM: A solid tantalum capacitor is the best choice for the output capacitor on the LM2987/8. Available from many sources, their typical ESR is very close to the ideal value required on the output of many LDO regulators.
Tantalums also have good temperature stability: a $4.7 \mu \mathrm{~F}$ was tested and showed only a $10 \%$ decline in capacitance as the temperature was decreased from $+125^{\circ} \mathrm{C}$ to $-40^{\circ} \mathrm{C}$. The ESR increased only about $2: 1$ over the same range of temperature.
However, it should be noted that the increasing ESR at lower temperatures present in all tantalums can cause oscillations when marginal quality capacitors are used (where the ESR of the capacitor is near the upper limit of the stability range at room temperature).
CERAMIC: The ESR of ceramic capacitor can be low enough to cause an LDO regulator to oscillate: a $2.2 \mu \mathrm{~F}$ ceramic was measured and found to have an ESR of $15 \mathrm{~m} \Omega$.
If a ceramic capacitor is to be used on the LP2987/8 output, a $1 \Omega$ resistor should be placed in series with the capacitor to provide a minimum ESR for the regulator.
A disadvantage of ceramic capacitors is that their capacitance varies a lot with temperature: Large ceramic capacitors are typically manufactured with the $\mathrm{Z5U}$ temperature characteristic, which results in the capacitance dropping by $50 \%$ as the temperature goes from $25^{\circ} \mathrm{C}$ to $80^{\circ} \mathrm{C}$.
This means you have to buy a capacitor with twice the minimum $\mathrm{C}_{\text {out }}$ to assure stable operation up to $80^{\circ} \mathrm{C}$.
ALUMINUM: The large physical size of aluminum electrolytics makes them unsuitable for most applications. Their ESR characteristics are also not well suited to the requirements of LDO regulators. The ESR of a typical aluminum electrolytic is higher than a tantalum, and it also varies greatly with temperature.
A typical aluminum electrolytic can exhibit an ESR increase of 50 X when going from $20^{\circ} \mathrm{C}$ to $-40^{\circ} \mathrm{C}$. Also, some aluminum electrolytics can not be used below $-25^{\circ} \mathrm{C}$ because the electrolyte will freeze.

## POWER-ON RESET DELAY

A power-on reset function can be easily implemented using the LP2987/8 by adding a single external capacitor to the Delay pin. The Error output provides the power-on reset signal when input power is applied to the regulator.
The reset signal stays low for a pre-set time period after power is applied to the regulator, and then goes high (see Timing Diagram below).


Figure 46. Timing Diagram for Power-Up
The external capacitor $C_{D L Y}$ sets the delay time ( $T_{\text {DELAY }}$ ). The value of capacitor required for a given time delay may be calculated using the formula:

$$
C_{D L Y}=T_{D E L A Y} /\left(5.59 \times 10^{5}\right)
$$

To simplify design, a plot is provided below which shows values of $\mathrm{C}_{\text {DLY }}$ versus delay time.


Figure 47. Plot of $\mathrm{C}_{\mathrm{DLY}}$ vs $\mathrm{T}_{\mathrm{DELAY}}$
DETAILS OF ERR/RESET CIRCUIT OPERATION: (Refer to LP2987/8 Equivalent Circuit).


Figure 48. LP2987/8 Equivalent Circuit
The output of comparator U2 is the ERR/RESET flag. Since it is an open-collector output, it requires the use of a pull-up resistor ( $\mathrm{R}_{\mathrm{P}}$ ). The 1.23 V reference is tied to the inverting input of U 2 , which means that its output is controlled by the voltage applied to the non-inverting input.
The output of U1 (also an open-collector) will force the non-inverting input of U2 to go low whenever the LP2987/8 regulated output drops about $5 \%$ below nominal.

U1's inverting input is also held at 1.23 V . The other input samples the regulated output through a resistive divider ( $R_{A}$ and $R_{B}$ ). When the regulated output is at nominal voltage, the voltage at the divider tap point will be 1.23 V . If this voltage drops about 60 mV below 1.23 V , the output of U 1 will go low forcing the output of U 2 low (which is the ERROR state).

Power-ON reset delay occurs when a capacitor (shown as $\mathrm{C}_{D L Y}$ ) is connected to the Delay pin. At turn-ON, this capacitor is initially fully discharged (which means the voltage at the Delay pin is 0 V ). The output of U 1 keeps $C_{\text {DLY }}$ fully discharged (by sinking the $2.2 \mu \mathrm{~A}$ from the current source) until the regulator output voltage comes up to within about $5 \%$ of nominal. At this point, U1's output stops sinking current and the $2.2 \mu \mathrm{~A}$ starts charging up $\mathrm{C}_{\mathrm{DLY}}$.
When the voltage across $\mathrm{C}_{\text {DLy }}$ reaches 1.23 V , the output of U 2 will go high (note that D 1 limits the maximum voltage to about 2 V ).
SELECTING $C_{\text {DLY: }}$ The maximum recommended value for this capacitor is $1 \mu \mathrm{~F}$. The capacitor must not have excessively high leakage current, since it is being charged from a $2.2 \mu \mathrm{~A}$ current source.
Aluminum electrolytics can not be used, but good-quality tantalum, ceremic, mica, or film types will work.

## SHUTDOWN INPUT OPERATION

The LP2987/8 is shut off by driving the Shutdown input low, and turned on by pulling it high. If this feature is not to be used, the Shutdown input should be tied to $\mathrm{V}_{\mathrm{IN}}$ to keep the regulator output on at all times.
To assure proper operation, the signal source used to drive the Shutdown input must be able to swing above and below the specified turn-on/turn-off voltage thresholds listed as $\mathrm{V}_{\mathrm{H}}$ and $\mathrm{V}_{\mathrm{L}}$, respectively (see Electrical Characteristics).
It is also important that the turn-on (and turn-off) voltage signals applied to the Shutdown input have a slew rate which is not less than $40 \mathrm{mV} / \mu \mathrm{s}$.

## CAUTION

The regulator output state can not be ensured if a slow-moving AC (or DC) signal is applied that is in the range between $\mathrm{V}_{\mathrm{H}}$ and $\mathrm{V}_{\mathrm{L}}$.

## REVERSE INPUT-OUTPUT VOLTAGE

The PNP power transistor used as the pass element in the LP2987/8 has an inherent diode connected between the regulator output and input.
During normal operation (where the input voltage is higher than the output) this diode is reverse-biased.
However, if the output is pulled above the input, this diode will turn ON and current will flow into the regulator output.
In such cases, a parasitic SCR can latch which will allow a high current to flow into $\mathrm{V}_{\mathbb{I N}}$ (and out the ground pin), which can damage the part.
In any application where the output may be pulled above the input, an external Schottky diode must be connected from $\mathrm{V}_{\text {IN }}$ to $\mathrm{V}_{\text {OUT }}$ (cathode on $\mathrm{V}_{\mathbb{I N}}$, anode on $\mathrm{V}_{\text {OUT }}$ ), to limit the reverse voltage across the LP2987/8 to 0.3 V (see Absolute Maximum Ratings).

## BYPASS CAPACITOR (LP2988)

The capacitor connected to the Bypass pin must have very low leakage. The current flowing out of the Bypass pin comes from the Bandgap reference, which is used to set the output voltage. Since the Bandgap circuit has only a few microamps flowing in it, loading effects due to leakage current will cause a change in the regulated output voltage.
Curves are provided which show the effect of loading the Bypass pin on the regulated output voltage.
Care must be taken to ensure that the capacitor selected for bypass will not have significant leakage current over the operating temperature range of the application.

A high quality ceramic capacitor which uses either NPO or COG type dielectiric material will typically have very low leakage. Small surface-mount polypropolene or polycarbonate film capacitors also have extremely low leakage, but are slightly larger in size than ceramics.



## REVISION HISTORY

## Changes from Revision I (April 2013) to Revision J <br> Page

- Changed layout of National Data Sheet to TI format ............................................................................................................. 18

TEXAS
PACKAGE OPTION ADDENDUM
INSTRUMENTS

## PACKAGING INFORMATION

| Orderable Device | Status <br> (1) | Package Type | Package Drawing | Pins | Package Qty | Eco Plan <br> (2) | Lead finish/ Ball material <br> (6) | MSL Peak Temp <br> (3) | Op Temp ( ${ }^{\circ} \mathrm{C}$ ) | Device Marking <br> (4/5) | Samples |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| LP2987AILD-3.0/NOPB | ACTIVE | WSON | NGN | 8 | 1000 | RoHS \& Green | SN | Level-3-260C-168 HR | -40 to 125 | L007A | Samples |
| LP2987AILD-5.0/NOPB | ACTIVE | WSON | NGN | 8 | 1000 | RoHS \& Green | SN | Level-3-260C-168 HR | -40 to 125 | L009A | Samples |
| LP2987AILDX-5.0/NOPB | ACTIVE | WSON | NGN | 8 | 4500 | RoHS \& Green | SN | Level-3-260C-168 HR | -40 to 125 | L009A | Samples |
| LP2987AIMM-5.0/NOPB | ACTIVE | VSSOP | DGK | 8 | 1000 | RoHS \& Green | SN | Level-1-260C-UNLIM | -40 to 125 | L44A | Samples |
| LP2987AIMX-5.0/NOPB | ACTIVE | SOIC | D | 8 | 2500 | RoHS \& Green | SN | Level-1-260C-UNLIM | -40 to 125 | $\begin{aligned} & 2987 A \\ & \text { IM5.0 } \\ & \hline \end{aligned}$ | Samples |
| LP2987ILD-3.3/NOPB | ACTIVE | WSON | NGN | 8 | 1000 | RoHS \& Green | SN | Level-3-260C-168 HR | -40 to 125 | $\begin{aligned} & \text { L008A } \\ & \text { B } \\ & \hline \end{aligned}$ | Samples |
| LP2987IM-3.0/NOPB | ACTIVE | SOIC | D | 8 | 95 | RoHS \& Green | SN | Level-1-260C-UNLIM | -40 to 125 | $\begin{aligned} & 29871 \\ & \text { M3.0 } \\ & \hline \end{aligned}$ | Samples |
| LP2987IM-3.3/NOPB | ACTIVE | SOIC | D | 8 | 95 | RoHS \& Green | SN | Level-1-260C-UNLIM | -40 to 125 | $\begin{aligned} & 29871 \\ & \text { M3.3 } \\ & \hline \end{aligned}$ | Samples |
| LP2987IM-5.0/NOPB | ACTIVE | SOIC | D | 8 | 95 | RoHS \& Green | SN | Level-1-260C-UNLIM | -40 to 125 | $\begin{aligned} & 29871 \\ & \text { M5.0 } \end{aligned}$ | Samples |
| LP2987IMM-3.3/NOPB | ACTIVE | VSSOP | DGK | 8 | 1000 | RoHS \& Green | SN | Level-1-260C-UNLIM | -40 to 125 | L43B | Samples |
| LP2987IMM-5.0/NOPB | ACTIVE | VSSOP | DGK | 8 | 1000 | RoHS \& Green | SN | Level-1-260C-UNLIM | -40 to 125 | L44B | Samples |
| LP2987IMMX-3.3/NOPB | ACTIVE | VSSOP | DGK | 8 | 3500 | RoHS \& Green | SN | Level-1-260C-UNLIM | -40 to 125 | L43B | Samples |
| LP2987IMX-3.0/NOPB | ACTIVE | SOIC | D | 8 | 2500 | RoHS \& Green | SN | Level-1-260C-UNLIM | -40 to 125 | $\begin{aligned} & 29871 \\ & \text { M3.0 } \\ & \hline \end{aligned}$ | Samples |
| LP2987IMX-5.0/NOPB | ACTIVE | SOIC | D | 8 | 2500 | RoHS \& Green | SN | Level-1-260C-UNLIM | -40 to 125 | $\begin{aligned} & \hline 29871 \\ & \text { M5.0 } \\ & \hline \end{aligned}$ | Samples |
| LP2988AIM-5.0 | NRND | SOIC | D | 8 | 95 | Non-RoHS \& Green | Call TI | Level-1-235C-UNLIM | -40 to 125 | $\begin{aligned} & \text { 2988A } \\ & \text { IM5.0 } \\ & \hline \end{aligned}$ |  |
| LP2988AIM-5.0/NOPB | ACTIVE | SOIC | D | 8 | 95 | RoHS \& Green | SN | Level-1-260C-UNLIM | -40 to 125 | $\begin{aligned} & \text { 2988A } \\ & \text { IM5.0 } \\ & \hline \end{aligned}$ | Samples |
| LP2988AIMM-3.0/NOPB | ACTIVE | VSSOP | DGK | 8 | 1000 | RoHS \& Green | SN | Level-1-260C-UNLIM | -40 to 125 | L49A | Samples |
| LP2988AIMM-3.3/NOPB | ACTIVE | VSSOP | DGK | 8 | 1000 | RoHS \& Green | SN | Level-1-260C-UNLIM | -40 to 125 | L50A | Samples |

TeXAS
INSTRUMENTS

| Orderable Device | Status <br> (1) | Package Type | Package Drawing | Pins | Package Qty | Eco Plan <br> (2) | Lead finish/ Ball material <br> (6) | MSL Peak Temp <br> (3) | Op Temp ( ${ }^{\circ} \mathrm{C}$ ) | Device Marking (4/5) | Samples |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| LP2988AIMM-5.0/NOPB | ACTIVE | VSSOP | DGK | 8 | 1000 | RoHS \& Green | SN | Level-1-260C-UNLIM | -40 to 125 | L51A | Samples |
| LP2988AIMX-3.3/NOPB | ACTIVE | SOIC | D | 8 | 2500 | RoHS \& Green | SN | Level-1-260C-UNLIM | -40 to 125 | $\begin{aligned} & \text { 2988A } \\ & \text { IM3.3 } \end{aligned}$ | Samples |
| LP2988ILD-3.8/NOPB | ACTIVE | WSON | NGN | 8 | 1000 | RoHS \& Green | SN | Level-3-260C-168 HR | -40 to 125 | L083A B | Samples |
| LP2988IM-5.0/NOPB | ACTIVE | SOIC | D | 8 | 95 | RoHS \& Green | SN | Level-1-260C-UNLIM | -40 to 125 | $\begin{aligned} & 29881 \\ & \text { M5.0 } \end{aligned}$ | Samples |
| LP2988IMM-3.0/NOPB | ACTIVE | VSSOP | DGK | 8 | 1000 | RoHS \& Green | SN | Level-1-260C-UNLIM | -40 to 125 | L49B | Samples |
| LP2988IMM-3.3/NOPB | ACTIVE | VSSOP | DGK | 8 | 1000 | RoHS \& Green | SN | Level-1-260C-UNLIM | -40 to 125 | L50B | Samples |
| LP2988IMM-5.0 | NRND | VSSOP | DGK | 8 | 1000 | Non-RoHS \& Green | Call TI | Level-1-260C-UNLIM | -40 to 125 | L51B |  |
| LP2988IMM-5.0/NOPB | ACTIVE | VSSOP | DGK | 8 | 1000 | RoHS \& Green | SN | Level-1-260C-UNLIM | -40 to 125 | L51B | Samples |
| LP2988IMMX-3.3/NOPB | ACTIVE | VSSOP | DGK | 8 | 3500 | RoHS \& Green | SN | Level-1-260C-UNLIM | -40 to 125 | L50B | Samples |
| LP2988IMX-5.0/NOPB | ACTIVE | SOIC | D | 8 | 2500 | RoHS \& Green | SN | Level-1-260C-UNLIM | -40 to 125 | $\begin{aligned} & 29881 \\ & \text { M5.0 } \end{aligned}$ | Samples |

${ }^{(1)}$ The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but Tl does not recommend using this part in a new design
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device
${ }^{(2)}$ RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed $0.1 \%$ by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free"
RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption
Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.
${ }^{(3)}$ MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
${ }^{(4)}$ There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
${ }^{(5)}$ Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
${ }^{(6)}$ Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer:The information provided on this page represents Tl's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

PACKAGE MATERIALS INFORMATION
INSTRUMENTS

## TAPE AND REEL INFORMATION



| *All dimensions are nominal |  |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Device | Package <br> Type | Package <br> Drawing | Pins | SPQ | Reel <br> Diameter <br> $(\mathbf{m m})$ | Reel <br> Width <br> W1 (mm) | A0 <br> $(\mathbf{m m})$ | B0 <br> $(\mathbf{m m})$ | K0 <br> $(\mathbf{m m})$ | P1 <br> $(\mathbf{m m})$ | W <br> $(\mathbf{m m})$ | Pin1 <br> Quadrant |
| LP2987AILD-3.0/NOPB | WSON | NGN | 8 | 1000 | 178.0 | 12.4 | 4.3 | 4.3 | 1.3 | 8.0 | 12.0 | Q1 |
| LP2987AILD-5.0/NOPB | WSON | NGN | 8 | 1000 | 178.0 | 12.4 | 4.3 | 4.3 | 1.3 | 8.0 | 12.0 | Q1 |
| LP2987AILDX-5.0/NOPB | WSON | NGN | 8 | 4500 | 330.0 | 12.4 | 4.3 | 4.3 | 1.3 | 8.0 | 12.0 | Q1 |
| LP2987AIMM-5.0/NOPB | VSSOP | DGK | 8 | 1000 | 178.0 | 12.4 | 5.3 | 3.4 | 1.4 | 8.0 | 12.0 | Q1 |
| LP2987AIMX-5.0/NOPB | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.5 | 5.4 | 2.0 | 8.0 | 12.0 | Q1 |
| LP2987ILD-3.3/NOPB | WSON | NGN | 8 | 1000 | 178.0 | 12.4 | 4.3 | 4.3 | 1.3 | 8.0 | 12.0 | Q1 |
| LP2987IMM-3.3/NOPB | VSSOP | DGK | 8 | 1000 | 178.0 | 12.4 | 5.3 | 3.4 | 1.4 | 8.0 | 12.0 | Q1 |
| LP2987IMM-5.0/NOPB | VSSOP | DGK | 8 | 1000 | 178.0 | 12.4 | 5.3 | 3.4 | 1.4 | 8.0 | 12.0 | Q1 |
| LP2987IMMX-3.3/NOPB | VSSOP | DGK | 8 | 3500 | 330.0 | 12.4 | 5.3 | 3.4 | 1.4 | 8.0 | 12.0 | Q1 |
| LP2987IMX-3.0/NOPB | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.5 | 5.4 | 2.0 | 8.0 | 12.0 | Q1 |
| LP2987IMX-5.0/NOPB | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.5 | 5.4 | 2.0 | 8.0 | 12.0 | Q1 |
| LP2988AIMM-3.0/NOPB | VSSOP | DGK | 8 | 1000 | 178.0 | 12.4 | 5.3 | 3.4 | 1.4 | 8.0 | 12.0 | Q1 |
| LP2988AIMM-3.3/NOPB | VSSOP | DGK | 8 | 1000 | 178.0 | 12.4 | 5.3 | 3.4 | 1.4 | 8.0 | 12.0 | Q1 |
| LP2988AIMM-5.0/NOPB | VSSOP | DGK | 8 | 1000 | 178.0 | 12.4 | 5.3 | 3.4 | 1.4 | 8.0 | 12.0 | Q1 |
| LP2988AIMX-3.3/NOPB | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.5 | 5.4 | 2.0 | 8.0 | 12.0 | Q1 |
| LP2988ILD-3.8/NOPB | WSON | NGN | 8 | 1000 | 178.0 | 12.4 | 4.3 | 4.3 | 1.3 | 8.0 | 12.0 | Q1 |


| Device | Package <br> Type | Package <br> Drawing | Pins | SPQ | Reel <br> Diameter <br> $(\mathbf{m m})$ | Reel <br> Width <br> W1 $(\mathbf{m m})$ | A0 <br> $(\mathbf{m m})$ | B0 <br> $(\mathbf{m m})$ | K0 <br> $(\mathbf{m m})$ | P1 <br> $(\mathbf{m m})$ | $\mathbf{W}$ <br> $(\mathbf{m m})$ | Pin1 <br> Quadrant |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| LP2988IMM-3.0/NOPB | VSSOP | DGK | 8 | 1000 | 178.0 | 12.4 | 5.3 | 3.4 | 1.4 | 8.0 | 12.0 | Q1 |
| LP2988IMM-3.3/NOPB | VSSOP | DGK | 8 | 1000 | 178.0 | 12.4 | 5.3 | 3.4 | 1.4 | 8.0 | 12.0 | Q1 |
| LP2988IMM-5.0 | VSSOP | DGK | 8 | 1000 | 178.0 | 12.4 | 5.3 | 3.4 | 1.4 | 8.0 | 12.0 | Q1 |
| LP2988IMM-5.0/NOPB | VSSOP | DGK | 8 | 1000 | 178.0 | 12.4 | 5.3 | 3.4 | 1.4 | 8.0 | 12.0 | Q1 |
| LP2988IMMX-3.3/NOPB | VSSOP | DGK | 8 | 3500 | 330.0 | 12.4 | 5.3 | 3.4 | 1.4 | 8.0 | 12.0 | Q1 |
| LP2988IMX-5.0/NOPB | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.5 | 5.4 | 2.0 | 8.0 | 12.0 | Q1 |


*All dimensions are nominal

| Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| LP2987AILD-3.0/NOPB | WSON | NGN | 8 | 1000 | 208.0 | 191.0 | 35.0 |
| LP2987AILD-5.0/NOPB | WSON | NGN | 8 | 1000 | 208.0 | 191.0 | 35.0 |
| LP2987AILDX-5.0/NOPB | WSON | NGN | 8 | 4500 | 356.0 | 356.0 | 35.0 |
| LP2987AIMM-5.0/NOPB | VSSOP | DGK | 8 | 1000 | 208.0 | 191.0 | 35.0 |
| LP2987AIMX-5.0/NOPB | SOIC | D | 8 | 2500 | 367.0 | 367.0 | 35.0 |
| LP2987ILD-3.3/NOPB | WSON | NGN | 8 | 1000 | 208.0 | 191.0 | 35.0 |
| LP2987IMM-3.3/NOPB | VSSOP | DGK | 8 | 1000 | 208.0 | 191.0 | 35.0 |
| LP2987IMM-5.0/NOPB | VSSOP | DGK | 8 | 1000 | 208.0 | 191.0 | 35.0 |
| LP2987IMMX-3.3/NOPB | VSSOP | DGK | 8 | 3500 | 367.0 | 367.0 | 35.0 |
| LP2987IMX-3.0/NOPB | SOIC | D | 8 | 2500 | 367.0 | 367.0 | 35.0 |
| LP2987IMX-5.0/NOPB | SOIC | D | 8 | 2500 | 367.0 | 367.0 | 35.0 |
| LP2988AIMM-3.0/NOPB | VSSOP | DGK | 8 | 1000 | 208.0 | 191.0 | 35.0 |
| LP2988AIMM-3.3/NOPB | VSSOP | DGK | 8 | 1000 | 208.0 | 191.0 | 35.0 |
| LP2988AIMM-5.0/NOPB | VSSOP | DGK | 8 | 1000 | 208.0 | 191.0 | 35.0 |
| LP2988AIMX-3.3/NOPB | SOIC | D | 8 | 2500 | 367.0 | 367.0 | 35.0 |
| LP2988ILD-3.8/NOPB | WSON | NGN | 8 | 1000 | 208.0 | 191.0 | 35.0 |
| LP2988IMM-3.0/NOPB | VSSOP | DGK | 8 | 1000 | 208.0 | 191.0 | 35.0 |
| LP2988IMM-3.3/NOPB | VSSOP | DGK | 8 | 1000 | 208.0 | 191.0 | 35.0 |


| Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| LP2988IMM-5.0 | VSSOP | DGK | 8 | 1000 | 208.0 | 191.0 | 35.0 |
| LP2988IMM-5.0/NOPB | VSSOP | DGK | 8 | 1000 | 208.0 | 191.0 | 35.0 |
| LP2988IMMX-3.3/NOPB | VSSOP | DGK | 8 | 3500 | 367.0 | 367.0 | 35.0 |
| LP2988IMX-5.0/NOPB | SOIC | D | 8 | 2500 | 367.0 | 367.0 | 35.0 |

## TUBE



- B - Alignment groove width
*All dimensions are nominal

| Device | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T $(\boldsymbol{\mu m})$ | B (mm) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| LP2987IM-3.0/NOPB | D | SOIC | 8 | 95 | 495 | 8 | 4064 | 3.05 |
| LP2987IM-3.3/NOPB | D | SOIC | 8 | 95 | 495 | 8 | 4064 | 3.05 |
| LP2987IM-5.0/NOPB | D | SOIC | 8 | 95 | 495 | 8 | 4064 | 3.05 |
| LP2988AIM-5.0 | D | SOIC | 8 | 95 | 495 | 8 | 4064 | 3.05 |
| LP2988AIM-5.0 | D | SOIC | 8 | 95 | 495 | 8 | 4064 | 3.05 |
| LP2988AIM-5.0/NOPB | D | SOIC | 8 | 95 | 495 | 8 | 4064 | 3.05 |
| LP2988IM-5.0/NOPB | D | SOIC | 8 | 95 | 495 | 8 | 4064 | 3.05 |



4214794/A 11/2019
NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.


## LAND PATTERN EXAMPLE <br> EXPOSED METAL SHOWN SCALE:15X



SOLDER MASK DETAILS

NOTES: (continued)
4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.


SOLDER PASTE EXAMPLE BASED ON 0.125 mm THICK STENCIL

NOTES: (continued)
6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.


NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed . 006 [0.15] per side.
4. This dimension does not include interlead flash.
5. Reference JEDEC registration MS-012, variation AA.


SOLDER MASK DETAILS

NOTES: (continued)
6. Publication IPC-7351 may have alternate designs.
7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.


NOTES: (continued)
8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
9. Board assembly site may have different recommendations for stencil design.


NOTES: A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.

C Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per end.
D Body width does not include interlead flash. Interlead flash shall not exceed 0.50 per side.
E. Falls within JEDEC MO-187 variation AA, except interlead flash.

## DGK (S-PDSO-G8)

## PLAStic SmALL OUTLINE PACKAGE



NOTES:
A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.
C. Publication IPC-7351 is recommended for alternate designs.
D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.
These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.
These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other Tl intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

Tl's products are provided subject to Tl's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for TI products.
TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2023, Texas Instruments Incorporated


[^0]:    Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

