

## LP38869 1A FlexCap, Low-Dropout Linear Regulator with 0.75% Accuracy

Check for Samples: LP38869

### FEATURES

- Operating Input Supply Range: +2.7V to + 5.5V
- Maximum Continuous Output Current: 1A
- Preset Output Voltage of 2.5V, or Adjustable Output Voltage From 0.8V to 5.0V
- Pre-Set Output Initial V<sub>OUT</sub> Tolerance ±0.5%
- Adjustable V<sub>REF</sub> Tolerance of ±0.75%
- PSRR of 50dB at 100kHz
- Low 200 mV Dropout at 1A
- Typical 2 µA Supply Current in Shutdown Mode
- Adjustable Soft-Start for Output Current
- Fold-Back Output Current Limit
- Stable With Ceramic, Tantalum, or Aluminum Capacitors
- Stable With 1uF Input/Output Capacitors
- Thermal Shutdown
- 16-pin HTSSOP Package

## **APPLICATIONS**

- DSA, FPGA and MCU Power Supply
- SMPS Post-Regulator
- Applications Requiring Sequencing
- Gibabit SERDES Termination Supply

### **Typical Application Circuit**

## DESCRIPTION

The LP38869 low-dropout linear regulator operates with an input voltage supply from +2.7V to +5.5V input, and delivers a specified 1A load current with a low 200 mV dropout. The high 50 dB PSRR at 100 kHz results from a high gain control loop that also yields excellent transient response. Coupled with a high accuracy output voltage,  $\pm 0.75$  % over temperature, the LP38869 is an ideal power supply for FPGAs, DSPs or MCUs. Output voltage is preset at +2.5V, or may be adjustable between +0.8V to +5V with an external resistor divider.

The LP38869 only needs 1  $\mu$ F output capacitance for stability. The FlexCap compensation allows the use of any type of output capacitor, regardless of ESR. Other features include: Soft-Start; delayed reset output; low-power shutdown; short-circuit protection; and thermal shutdown protection

Ground Pin Current: Typically less than 1 mA at 1A load

**Shutdown Mode:** Typically 2 µA quiescent current when the SHDN pin is pulled low.

**Simplified Compensation:** Stable with any type of output capacitor.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. All trademarks are the property of their respective owners.



#### **Connection Diagram**



#### Figure 1. Top View 16-Pin HTSSOP

### Pin Descriptions for 16-Pin HTSSOP Packages

| Pin #                              | Pin Name | Description                | Application Information                                                                                                                                                                                                                                                                               |  |  |  |  |  |  |
|------------------------------------|----------|----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| 1                                  | N/C      | No Connection              | No Internal Electrical Connection                                                                                                                                                                                                                                                                     |  |  |  |  |  |  |
| 2, 3, 4, 5                         | IN       | Positive power input       | Operates from +2.7V to +5.5V. Bypass capacitor is required, located close to the package; 1 $\mu F$ is recommended as a minimum value                                                                                                                                                                 |  |  |  |  |  |  |
| 6                                  | RST      | RESET Output               | Open-drain output is low when V <sub>OUT</sub> is 8% below normal regulation voltage. If regulation returns RST remains low for at least 3ms afterwards. Use large value pull-up resistor (100 k $\Omega$ ) to V <sub>OUT</sub> to obtain output voltage.                                             |  |  |  |  |  |  |
| 7                                  | SHDN     | SHUTDOWN Input             | A logic low state on the SHDN input will turn the regulator off, and will discharge any capacitor on the SS pin. A logic high on the SHDN pin will turn the regulator DN.                                                                                                                             |  |  |  |  |  |  |
| 8                                  | SS       | Soft-Start control         | Connect a capacitor from SS to GND. If SS is left open SS feature is disabled                                                                                                                                                                                                                         |  |  |  |  |  |  |
| 9                                  | N/C      | No Connection              | No Internal Electrical Connection                                                                                                                                                                                                                                                                     |  |  |  |  |  |  |
| 10                                 | GND      | Power Ground               | Return connection for input and output voltages.                                                                                                                                                                                                                                                      |  |  |  |  |  |  |
| 11                                 | SET      | Operational Mode Selection | Used to select between Pre-Set Mode or Adjustable Mode. Connect to ground (Pre-Set Mode) or to a resistor divider from $V_{OUT}$ to SET pin to GND (Adjustable Mode).                                                                                                                                 |  |  |  |  |  |  |
| 12, 13,<br>14, 15                  | OUT      | Regulated output           | Regulated output voltage. A bypass capacitor is required, located close to the package; 1 $\mu F$ recommended as the minimum value                                                                                                                                                                    |  |  |  |  |  |  |
| 16                                 | N/C      | No Connection              | No Internal Electrical Connection                                                                                                                                                                                                                                                                     |  |  |  |  |  |  |
| DAP Exposed Pad Thermal Connection |          |                            | Solder the DAP to a copper plane under the package to improve thermal performance. DAP can be connected to ground at device Pin 10. Optionally, but not recommended, the DAP can be left floating. Do not connect DAP to any potential other than ground. See Operating Region and Power Dissipation. |  |  |  |  |  |  |

SNVS877B – AUGUST 2012 – REVISED APRIL 2013



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### Absolute Maximum Ratings<sup>(1)(2)</sup>

| U                                           |                    |
|---------------------------------------------|--------------------|
| VIN to GND (Survival)                       | -0.3V to 6.0V      |
| All other inputs to GND                     | -0.3V to 6.0V      |
| Power Dissipation (Survival)                | Internally Limited |
| I <sub>OUT</sub> (Survival)                 | Internally Limited |
| ESD Rating <sup>(3)</sup> ,Human Body Model | 2 kV               |
| Storage Temperature Range                   | -65°C to +150°C    |
| Junction Temperature                        | 150°C              |
| Peak Reflow Temperature (4)                 | 260°C              |
|                                             |                    |

(1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but does not ensure specific performance limits. For ensured specifications and conditions, see the Electrical Characteristics.

(2) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/Distributors for availability and specifications.

- (3) The human body model is a 100 pF capacitor discharged through a 1.5 kΩ resistor into each pin. Test method is per JESD22-A114.
- (4) Peak Reflow Temperatures for Surface Mount devices are defined in *Absolute Maximum Ratings for Soldering* (literature number SNOA549).

#### Operating Ratings<sup>(1)</sup>

| V <sub>IN</sub> Voltage            | 2.7V to 5.5V          |
|------------------------------------|-----------------------|
| V <sub>SHDN</sub> Voltage          | 0V to 5.5V            |
| V <sub>RST</sub> Voltage           | 0V to V <sub>IN</sub> |
| Junction Temperature $(T_J)^{(2)}$ | −40°C to +125°C       |

(1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but does not ensure specific performance limits. For ensured specifications and conditions, see the Electrical Characteristics.

(2) Operating junction temperature must be evaluated, and derated as needed, based on ambient temperature (T<sub>A</sub>), power dissipation (P<sub>D</sub>), maximum allowable operating junction temperature (T<sub>J(MAX)</sub>), and package thermal resistance (θ<sub>JA</sub>). See Operating Region and Power Dissipation.

#### **Electrical Characteristics**

Unless otherwise specified:  $V_{IN} = V_{OUT(NOM)} + 500 \text{ mV}$ ,  $V_{\overline{SHDN}} = V_{IN}$ ,  $I_{OUT} = 10 \text{ mA}$ ,  $C_{IN} = 1 \mu F$  MLCC,  $C_{OUT} = 1 \mu F$  MLCC, SS = Open. Limits in standard type are for  $T_J = 25^{\circ}$ C only; limits in **boldface type** apply over the junction temperature ( $T_J$ ) range of **-40°C to +125°C**. Minimum and Maximum limits are specified through test, design, or statistical correlation. Typical values represent the most likely parametric norm at  $T_J = 25^{\circ}$ C, and are provided for reference purposes only.

| Symbol                 | Parameter                                    | Conditions                                                                        | Min   | Тур    | Max  | Units |  |
|------------------------|----------------------------------------------|-----------------------------------------------------------------------------------|-------|--------|------|-------|--|
| V <sub>IN</sub>        | Input Voltage Operating Range                |                                                                                   | 2.7   | -      | 5.5  | V     |  |
| UVLO                   | Input Under-Voltage Lock-Out                 | V <sub>IN</sub> Rising or Falling<br>Includes Hysteresis                          | 2.27  | 2.45   | 2.58 | V     |  |
| Δυνίο                  | UVLO Hysteresis                              |                                                                                   | -     | 64     | -    | mV    |  |
| V <sub>OUT</sub>       | Output Voltage Accuracy                      | $3.0V \le V_{IN} \le 5.5V,$<br>$I_{OUT} = 1 \text{ mA}, T_J = 25^{\circ}\text{C}$ | -0.50 | -      | 0.50 | %     |  |
| 001                    | (Pre-Set Mode)                               | I <sub>OUT</sub> = 1 mA                                                           | -0.75 | -      | %    |       |  |
| V <sub>REF</sub>       | Regulated Feedback Voltage (Adjustable Mode) | I <sub>OUT</sub> = 150 mA                                                         | 794   | 800    | 806  | mV    |  |
| $\Delta V_{OUT(LINE)}$ | Line Regulation <sup>(1)</sup>               | $\Delta V_{IN} = 3.0$ to 5.5V                                                     | -     | 0.0011 | -    | %/V   |  |
| $\Delta V_{OUT(LOAD)}$ | Load Regulation <sup>(2)</sup>               | $\Delta I_{OUT} = 1 \text{ mA to } 1 \text{ A}$                                   | -     | 0.2    | 1.85 | %/A   |  |

- (1) Line Regulation is the % change in  $V_{OUT}$  from  $V_{OUT(NOM)}$  for every 1V change in  $V_{IN}$ ,Line Regulation = ((  $\Delta V_{OUT} / V_{OUT(NOM)}) / \Delta V_{IN}$ ) x 100%
- (2) Load Regulation is the % change in V<sub>OUT</sub> from V<sub>OUT(NOM)</sub> for every 1A change in I<sub>OUT</sub>, Load Regulation = ((  $\Delta V_{OUT} / V_{OUT(NOM)}$ ) /  $\Delta I_{OUT}$ ) x 100%



#### **Electrical Characteristics (continued)**

Unless otherwise specified:  $V_{IN} = V_{OUT(NOM)} + 500 \text{ mV}$ ,  $V_{\overline{SHDN}} = V_{IN}$ ,  $I_{OUT} = 10 \text{ mA}$ ,  $C_{IN} = 1 \mu \text{F}$  MLCC,  $C_{OUT} = 1 \mu \text{F}$  MLCC, SS = Open. Limits in standard type are for  $T_J = 25^{\circ}$ C only; limits in **boldface type** apply over the junction temperature ( $T_J$ ) range of **-40^{\circ}C to +125^{\circ}C**. Minimum and Maximum limits are specified through test, design, or statistical correlation. Typical values represent the most likely parametric norm at  $T_J = 25^{\circ}$ C, and are provided for reference purposes only.

| Symbol                                    | Parameter                                                         | Conditions                                                                                            | Min  | Тур   | Max  | Units                |
|-------------------------------------------|-------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|------|-------|------|----------------------|
| IGND Ground Pin Current                   |                                                                   | I <sub>OUT</sub> = 100 μA                                                                             | -    | 0.6   | 2    | ~ ^                  |
| GND                                       | Ground Pin Current                                                | I <sub>OUT</sub> = 1A                                                                                 | -    | 0.7   | -    | mA                   |
| I <sub>OFF</sub>                          | Shutdown Supply Current                                           | $V_{\overline{SHDN}} = 0.0V, V_{IN} = +5.5V, V_{OUT} = 0V$                                            | -    | 2     | 20   | μA                   |
|                                           | Adjustable Output Voltage Range                                   | $1 \text{ mA} \le I_{\text{OUT}} \le 1 \text{ A}$                                                     | 0.8  | -     | 5    | V                    |
| I <sub>OUT(MAX)</sub>                     | Maximum Output Current                                            | Continuous                                                                                            | 1.0  | -     | -    | Α                    |
| I <sub>SC</sub>                           | Short Circuit Current                                             | V <sub>OUT</sub> = 0V                                                                                 | 1.0  | 1.9   | -    | Α                    |
| I.                                        | In Degulation Current Limit                                       | $V_{SET} = 0.760V, -40^{\circ}C \le T_{J} \le 85^{\circ}C$                                            | 2.0  | - 3   |      |                      |
| I <sub>LIM</sub>                          | In Regulation Current Limit                                       | V <sub>SET</sub> = 0.760V                                                                             | 1.9  | 3     | -    | A                    |
| V <sub>SET(TH)</sub>                      | SET Dual Mode Threshold                                           | Threshold is where SET pin voltage rising from 0.0V deactivates the Pre-Set Mode                      | 35   | 87    | 138  | mV                   |
| I <sub>SET</sub>                          | SET Pin Bias Current                                              | V <sub>SET</sub> = +0.900V                                                                            | -    | 2     | 300  | nA                   |
| M                                         | Dramout Maltana (3)                                               | I <sub>OUT</sub> = 1 mA                                                                               | -    | 0.2   | -    |                      |
| $V_{DO}$                                  | Dropout Voltage <sup>(3)</sup>                                    | I <sub>OUT</sub> = 1.0A                                                                               | -    | 185   | 330  | m∨                   |
| V <sub>SHDN(ON)</sub>                     | SHDN ON Threshold                                                 | $V_{SHDN}$ rising until output is acitve<br>+2.7V ≤ V <sub>IN</sub> ≤ +5.5V                           | 1.60 | 0.86  | -    |                      |
| VSHDN(OFF)                                | SHDN OFF Threshold                                                | $V_{SHDN}$ falling until output is shutdown<br>+2.7V ≤ $V_{IN}$ ≤ +5.5V                               | -    | 0.78  | 0.58 | - V                  |
| $\Delta V_{SHDN}$                         | V <sub>SHDN</sub> Hysteresis                                      | $+2.7V \le V_{IN} \le +5.5V$                                                                          | -    | 80    |      | m∖                   |
|                                           |                                                                   | V <sub>SHDN</sub> = 0V                                                                                | -    | 0.002 | 0.1  |                      |
| I <sub>SHDN</sub> SHDN Input Bias Current |                                                                   | $V_{\overline{SHDN}} = 5.5V$                                                                          | -    | 0.002 | 0.1  | μA                   |
| I <sub>SS</sub>                           | Soft-Start Charge Current                                         | V <sub>SS</sub> = 0.0V                                                                                | -    | 6.7   | -    | μA                   |
|                                           | RST Output Low Voltage                                            | $I_{RST(SINK)} = 1 \text{ mA}$                                                                        | -    | 0.007 | 0.1  | V                    |
|                                           | Operating Input Voltage (V <sub>IN</sub> )<br>Range for RST Valid | $I_{\overline{RST}(SINK)} = 10 \ \mu A$                                                               | 1.0  | -     | 5.5  | V                    |
| I <sub>RST</sub>                          | RST Leakage                                                       | $V_{IN} = 5.5V, V_{RST} = 5.5V$                                                                       | -    | 0.0   | 1    | μA                   |
| $V_{\overline{RST}(TH)}$                  | RST Threshold                                                     | $V_{\text{OUT}}$ falling from $V_{\text{OUT}(\text{NOM})}$ until $\overline{\text{RST}}$ pin goes low | 86   | 92    | 97   | %<br>OU <sup>-</sup> |
| $\Delta V_{RST}$                          | RST Hysteresis                                                    | $V_{OUT}$ rising from $V_{\overline{RST}(TH)}$ until $\overline{RST}$ pin goes high                   | -    | 10    | -    | m۷                   |
| tRST(DELAY)                               | RST Release Delay time                                            | Time from when $V_{OUT}$ returns to normal to when $V_{\overline{RST}}$ goes high                     | 1.0  | 3     | 5.5  | ms                   |
|                                           |                                                                   | AC Parameters                                                                                         |      |       |      |                      |
| PSRR                                      | Ripple Rejection                                                  | F = 100 kHz, C <sub>OUT</sub> = 1 $\mu$ F Ceramic, I <sub>OUT</sub> = 300 mA                          | -    | 54    | -    | dB                   |
| V <sub>NOISE</sub>                        | Output Noise                                                      | f = 10Hz to 100 kHz, C_{OUT} = 1 \mu F Ceramic, $I_{OUT}$ = 150 mA                                    | -    | 50    | -    | μV <sub>RI</sub>     |
|                                           |                                                                   | Thermal Characteristics                                                                               |      |       |      |                      |
| T <sub>SD</sub>                           | Thermal Shutdown                                                  | T <sub>J</sub> rising                                                                                 | -    | 160   | -    | °C                   |
| $\Delta T_{SD}$                           | Thermal Shutdown Hysteresis                                       | $T_J$ falling from $T_{SD}$                                                                           | -    | 15    | -    | -0                   |

(3) Dropout voltage (V<sub>DO</sub>) is defined as the minimum input to output differential voltage at which the output voltage drops to 100 mV below the nominal value. For any output voltage less than 2.5V, the minimum V<sub>IN</sub> operating voltage of 2.7V is the limiting factor, and dropout voltage is not a valid parameter.



#### www.ti.com

### Typical Performance Characteristics

Unless otherwise specified:  $T_J = 25^{\circ}C$ ,  $V_{IN} = 5.0V$ ,  $V_{SHDN} = V_{IN}$ ,  $V_{SET} = 0.0V$ ,  $V_{OUT} = 2.5V$ , SS = Open,  $C_{IN} = 1 \ \mu$ F,  $C_{OUT} = 1 \ \mu$ F, MLCC,  $I_{OUT} = 100$ mA



TEXAS INSTRUMENTS

www.ti.com



6



#### www.ti.com

## Typical Performance Characteristics (continued)

Unless otherwise specified:  $T_J = 25^{\circ}C$ ,  $V_{IN} = 5.0V$ ,  $V_{SHDN} = V_{IN}$ ,  $V_{SET} = 0.0V$ ,  $V_{OUT} = 2.5V$ , SS = Open,  $C_{IN} = 1 \ \mu$ F,  $C_{OUT} = 1 \ \mu$ F, MLCC,  $I_{OUT} = 100$ mA



TEXAS INSTRUMENTS

SNVS877B-AUGUST 2012-REVISED APRIL 2013

www.ti.com



8

Figure 24.



#### www.ti.com

## Typical Performance Characteristics (continued)

Unless otherwise specified:  $T_J = 25^{\circ}C$ ,  $V_{IN} = 5.0V$ ,  $V_{\overline{SHDN}} = V_{IN}$ ,  $V_{SET} = 0.0V$ ,  $V_{OUT} = 2.5V$ , SS = Open,  $C_{IN} = 1 \ \mu$ F,  $C_{OUT} = 1 \ \mu$ F, MLCC,  $I_{OUT} = 100$ mA



TEXAS INSTRUMENTS

www.ti.com

SNVS877B-AUGUST 2012-REVISED APRIL 2013

**BLOCK DIAGRAM** 



Figure 31. Functional Block Diagram



#### **APPLICATIONS INFORMATION**

The LP38869 is a dual mode LDO that operates either as a fixed output, 2.5V regulator, or as an adjustable output regulator from +0.8V to +5.0V. Output current is specified to be a minimum of 1A. The output requires a minimum  $1\mu$ F of capacitance for stability.

Referring to the functional block diagram at Figure 31, the device consists or a 800 mV reference ( $V_{REF}$ ), error amplifier, MOSFET driver, P-channel pass transistor, internal feedback divider, soft-start function, reset timer, and dual mode comparator, and a low  $V_{OUT}$  (RST) comparator.

With the 800 mV reference connected to the error amplifier's inverting input, the error amplifier compares this reference with the selected feedback voltage and amplifies the difference. Usually the feedback voltage is connected to the error amplifier's inverting input, but in the case of the LP38869 the logic is inverted to drive a P-channel MOSFET. The MOSFET driver takes the error amplifier output and applies the appropriate gate drive to the P-channel transistor. For a high feedback voltage, the MOSFET gate is pulled higher, allowing less current to flow to the output. The low  $V_{OUT}$  comparator senses when the feedback voltage has dropped 8% below its expected level, causing RST pin to go low. The Dual Mode comparator monitors the voltage at the SET pin and selects the feedback path. If the SET pin voltage is below the typical 87 mV threshold, the internal feedback path is used and the output voltage is regulated to the factory-preset voltage. Otherwise, the output voltage is set with the external resistor-divider.

#### **Capacitor Selection and Regulator Stability**

Capacitors are required at the LP38869's input and output. Connect a 1  $\mu$ F or greater capacitor(s) between V<sub>IN</sub> and GND (C<sub>IN</sub>), and between V<sub>OUT</sub> and GND (C<sub>OUT</sub>). Due to the LP38869's relatively high bandwidth, use only surface mount ceramic capacitors that have a low equivalent series resistance (ESR) and high self-resonant frequency (SRF). Make the input and output traces at least 2.5mm wide (the width of the four parallel pins), and connect C<sub>IN</sub> and C<sub>OUT</sub> within 6mm of the IC to minimize the impact of PC board trace inductance. The width of the ground trace should be maximized underneath the IC to ensure a good connection between device pin 10 (GND) and the ground side of the capacitors.

The output capacitor's ESR and SRF can affect stability and output noise. Use capacitors with a SRF of greater than 5 MHz and with an ESR of 60 m $\Omega$  or less to insure stability and optimum transient response. This is particularly true in applications with lower output voltage (V<sub>OUT</sub> < 2V) and higher output current (I<sub>OUT</sub> > 500 mA).

Since some capacitor dielectrics may vary over bias voltage and temperature, consult the capacitor manufacturer specifications to ensure that the capacitors meet these requirements over all voltage and temperature conditions.

#### Internal P-Channel Pass Transistor

The LP38869 features a 1A P-channel MOSFET pass transistor. Unlike similar designs using PNP pass transistors, P-channel MOSFETs require no continuous base (gate) drive, which reduces quiescent current. PNP based regulators also waste considerable current in dropout when the pass transistor saturates and uses a high base drive current under large loads. The LP38869 does not suffer from these problems and typically consumes only 600 uA of quiescent current, even in dropout.



Figure 32. Typical Operating Circuit with Preset Output Voltage

## Input-Output (Drop Out) Voltage

A regulator's minimum input-to-output voltage differential (dropout voltage) determines the lowest usable input voltage. In battery-powered systems, this determines the useful end-of-life battery voltage. Since a 200 m $\Omega$  P-channel MOSFET is used as the pass device, dropout voltage is the product of R<sub>DS(ON)</sub> and load current passing through it. The LP38869 operating current remains low in dropout.

For output voltages that are less than the UVLO threshold, the UVLO threshold itself will determine the minimum input voltage.

### Output Voltage Selection

The LP38869 features Dual Mode operation. Connect the SET pin to GND as shown in Figure 32 for the Preset Mode where the output voltage is preset at the factory. In the Adjustable Mode, set the output voltage between +0.8V to +5.0V through two external resistors (R1 and R2) connected as a voltage divider to the SET pin as shown in Figure 33. The output voltage is set by the following equation.

 $V_{OUT} = V_{REF} x (1 + (R1 / R2))$ 

where  $V_{REF} = 800 \text{ mV}$ .

Solving for R1 with a known value for R2:

 $R1 = R2 x ((V_{OUT} / V_{REF}) - 1)$ 

In the Adjustable Mode the current through R1 and R2 should be much greater than the SET pin bias current to minimize any error that the bias current may cause. Up to 10 k $\Omega$  is acceptable for R2, with R1 scaled for the appropriate V<sub>OUT</sub>.

In the Pre-Set voltage mode, the impedance between the SET pin and ground should be less than 10 k $\Omega$ . Otherwise, spurious conditions could cause the voltage at the SET pin to exceed the typical 87 mV Dual Mode threshold.

In the Adjustable Mode the resistors used for R1 and R2 should be high quality, tight tolerance, and with matching temperature coefficients. It is important to remember that, although the value of  $V_{REF}$  is ensured, the final value of  $V_{OUT}$  in the Adjustable Mode is not. The use of low quality resistors for R1 and R2 can easily produce an Adjustable Mode  $V_{OUT}$  value that is unacceptable.

#### Shutdown Mode

A logic low on the SHDN pin disables the LP38869. In shutdown mode, the pass transistor, control circuitry, reference, and all bias currents are turned off, reducing supply current to typically 2  $\mu$ A. Connect SHDN to the IN pin for continuous operation if the function is not needed. In shutdown mode the RST pin is low and the Soft-Start capacitor is discharged.

### **RST** Comparator

The open-drain  $\overrightarrow{RST}$  pin goes low when  $V_{OUT}$  falls 8% below its nominal output voltage. The  $\overrightarrow{RST}$  pin remains low for 3 ms after  $V_{OUT}$  has returned to its normal value. A 100 k $\Omega$  pull-up resistor from the  $\overrightarrow{RST}$  pin to a suitable logic supply voltage (typically  $V_{OUT}$ ) provides a logic control signal. The  $\overrightarrow{RST}$  output logic signal can be used as a power on-reset signal to a micro-controller, or can drive an external LED for indicating a power failure. The  $\overrightarrow{RST}$  pin is low during shutdown. The  $\overrightarrow{RST}$  status remains valid for  $V_{IN}$  as low as 1V. When  $V_{IN}$  is less than 1V the  $\overrightarrow{RST}$  pin status may not be valid.

# ISTRUMENTS

FXAS

(2)

(1)





Figure 33. Typical Operating Circuit Adjustable Output Voltage

#### Soft-Start

As shown in Figure 34, a capacitor on the SS pin allows a gradual ramp-up of the LP38869's output current, reducing the initial in-rush current peaks at startup. When SHDN pin is driven low, the soft-start capacitor is discharged to 0.0V. When the SHDN is driven high, or power is applied to the device, a constant 6.7  $\mu$ A current charges the Soft-Start capacitor from 0.0V. The resulting linear ramp voltage on SS increases the current-limit comparator threshold, limiting the P-channel gate drive. While the voltage on the Soft-Start pin (V<sub>SS</sub>) is less than approximately 300 mV there will be no output current. When Vss rises above approximately 300mV, the output current limit will rise from zero to approximately 250 mA. As V<sub>SS</sub> continues to rise the current limit will also rise proportionally so that when V<sub>SS</sub> is at typically 1.25V the current limit will be at approximately 1A. As the current limit rises above 1A, the current limit control will pass from V<sub>SS</sub> to internal biasing circuitry. See the Soft-Start Capacitor Selection section for details.

There is a delay time between when  $\overline{SHDN}$  enables the LP38869 and when Soft-Start begins ramping up the output current limit. This delay time allows the LP38869 internal biasing to fully turn on and settle. The delay time is set by the time required for the Soft-Start charge current (I<sub>SS</sub>) to charge the Soft-Start capacitor from 0.0V to typically 300 mV. This delay time accounts for approximately 25% of the total Soft-Start time (t<sub>SS</sub>). With a 100 nF Soft-Start capacitor, the delay is approximately 4 ms with the remainder of the t<sub>SS</sub> time (approximately 15 ms) allocated to raising the output current limit from zero to 1A.

Leaving the SS pin floating (open) will disable the Soft-Start feature by setting the t<sub>SS</sub> time to zero.

If the current demand from the load is significantly less than 1A, the time needed for the current limit to ramp up to meet the actual current demand, after the delay time, will be a small fraction of the t<sub>ss</sub> time.

#### **Soft-Start Capacitor Selection**

Unlike typical Soft-Start circuits that control the rise of the output voltage, the LP38869 Soft-Start controls rise of the output current limit. The resulting voltage rise across the load will depend on any reactive composition of the load.

A capacitor ( $C_{SS}$ ) connected from the SS pin to GND causes the LP38869's output current to slowly rise from zero during start-up, reducing stress on the power path components and input supply. Soft-Start time ( $t_{SS}$ ) is defined as the time from start-up (i.e. t = 0) until the current limit reaches 1A. The current limit will continue to rise beyond 1A as the SS capacitor continues to charge to a higher voltage.

Typically, the current limit will be at 1A when the voltage on the SS capacitor (Vss) has charged to 1.25V.

The time from start-up ( $V_{SS} = 0V$ ) to when the output current limit reaches 1A ( $V_{SS} = 1.25V$ ), can be estimated by:

 $t_{SS} = (C_{SS} / I_{SS}) \times 1.25V$ 

This can be simplified to:

 $t_{SS} = 0.186 \text{ x } C_{SS}$ 

(3)

(4)

## LP38869

SNVS877B-AUGUST 2012-REVISED APRIL 2013

14 Submit Documentation Feedback

Product Folder Links: LP38869

where C<sub>SS</sub> is in nF, and the calculated t<sub>SS</sub> result is in milli-seconds.

Typical Soft-Start capacitor values are between 10nF to 100nF. The typical t<sub>SS</sub> with a C<sub>SS</sub> of 100 nF is:  $t_{SS} = (100 \text{ nF} / 6.7 \text{ uA}) \times 1.25 \text{V} = 18.6 \text{ ms}$ 

Use of a low leakage capacitor for  $C_{SS}$  is required, and voltage rating of 5V for  $C_{SS}$  is adequate.

Because the C<sub>SS</sub> ramp is applied to the output current-limit comparator, the actual time for the output voltage to ramp-up depends on the actual load current demand and output capacitor value. Leaving the SS pin open will disable the Soft-Start behavior by setting the t<sub>SS</sub> time to zero.

#### **Current Limiting**

The LP38869 features a 2A current limit when the output voltage is in regulation. When the output voltage drops by 8% below its nominal value, the current limit folds back to 1.7A. While the LP38869 output can be shorted to ground for an indefinite period of time without damaging the device, power dissipation due to continuous output currents of more than 1A may stress, or damage, adjacent components. The nominal current limit can be reduced by holding the voltage at the Soft-Start (SS) pin below 1.25V. For V<sub>SS</sub> rising from approximately 300 mV to 1,25V the current limits scale proportionately with the  $V_{SS}$  by:

$$I_{LIM} = 1A \times (V_{SS} / 1.25V)$$

Since the SS pin sources a typical 6.7 µA current (I<sub>SS</sub>), the current limit can be reduced below 1A by connecting a resistor (R<sub>SS</sub>) between the SS pin and GND, so that:

where the typical  $I_{SS} = 6.7 \ \mu A$ .

The useful range of R<sub>SS</sub> values is approximately 75 k $\Omega$  to 200 k $\Omega$ . R<sub>SS</sub> values less than 75 k $\Omega$  may not be able to reliably raise V<sub>SS</sub> above the minimum needed (typically 300 mV) to activate the current limit. R<sub>SS</sub> values greater than 200 k $\Omega$  will only have a marginal impact on the nominal current limit.

With R<sub>SS</sub> in place, Soft-Start can still be achieved by placing a capacitor (C<sub>SS</sub>) in parallel with R<sub>SS</sub>. The output current now ramps up asymptotically to the reduced current limit rather than the nominal value, increasing the soft-start time. The time required for the current limit to reach 90% of its steady-state value with R<sub>ss</sub> in place is estimated by:

$$t_{SS} = 2.5 \text{ x } R_{SS} \text{ x } C_{SS}$$

• •



STRUMENTS

(5)

(7)

(6)



Copyright © 2012-2013, Texas Instruments Incorporated



(10)





#### www.ti.com



Figure 35. Typical Soft-Start Current Limit Behavior with C<sub>SS</sub> = 100 nF

#### **Thermal Overload Protection**

Thermal overload protection limits total power dissipation in the LP38869. When the junction temperature exceeds typically  $T_J = +160^{\circ}$ C, the thermal sensor turns off the pass transistor, allowing the LP38869 to cool. The thermal sensor turns the pass transistor on once the IC's junction temperature drops by approximately 15°C. Continuous short-circuit conditions will eventually result in a pulsed output current with a frequency that depends on the thermal resistance and thermal mass of the LP38869 package and PC board combination as well as the ambient temperature. Thermal overload protection is designed to protect the LP38869 in the event of fault conditions. For continuous operation, do not exceed the absolute maximum junction temperature rating of  $T_J = 150^{\circ}$ C. Parametric ratings are not ensured if the junction rises above 125°C.

#### **Operating Region and Power Dissipation**

Maximum power dissipation of the LP38869 depends on the thermal resistance of the case and circuit board, the temperature difference between the die junction and ambient air, and the rate of air flow. The power dissipation across the device is defined by:

$$P_{\text{DISS}} = I_{\text{OUT}} X \left( V_{\text{IN}} - V_{\text{OUT}} \right)$$
(9)

The resulting maximum power dissipation is:

 $\mathsf{P}_{\mathsf{DISS}(\mathsf{MAX})} = (\mathsf{T}_{\mathsf{J}(\mathsf{MAX})} - \mathsf{T}_{\mathsf{A}(\mathsf{MAX})}) / (\theta_{\mathsf{JA}})$ 

Where  $(T_{J(MAX)} - T_{A(MAX)})$  is the maximum allowable junction temperature rise above the surrounding ambient air; and  $\theta_{JA}$  is thermal resistance from the junction through the package DAP, to the PC board, copper traces, and other materials into the surrounding air.

Figure 36 uses this formula to show a range of allowable dissipation values that will keep the junction temperature  $(T_{J(MAX)})$  inside the Maximum Operating Junction Temperature of 125°C.





AMBIENT TEMPERATURE, TA(°C)

Figure 36. Maximum Dissipation vs. Ambient Temperature

4.0

3.5

3.0

2.5

2.0 1.5 1.0 0.5 0.0

PDISS(MAX)(W)

Figure 37 shows the allowable power dissipation factors for a typical multi-layer PC board at ambient temperatures of +25°C, +50°C, and +70°C for the AbsMax junction temperature of 150°C.



Figure 37. Maximum Output Current vs Input-Output Differential Voltage

The LP38869 HTSSOP package features an exposed thermal pad on its underside. This exposed pad lowers the package's thermal resistance by providing a direct thermal heat path from the die to the PC board. Connect the exposed thermal pad to circuit ground using a large copper pad (1 square inch is the recommended minimum), or use multiple thermal vias to the ground plane of a multi-layer PCB.

For the LP38869MH in the HTSSOP Exposed Pad 16-Lead package, the junction-to-case thermal rating,  $\theta_{JC}$ , is 16.2°C/W, where the case is the bottom of the package at the center of the Exposed Pad. Typical junction-to-ambient thermal performance for the LP38869MH, using the JESD51 standards, is summarized in the following table.

| SNVS877B – AUGUST 2012 – REVISED APRIL 2013 |
|---------------------------------------------|
|---------------------------------------------|

| BOARD TYPE                 | THERMAL VIAS | θ <sub>JA</sub> |
|----------------------------|--------------|-----------------|
| JEDEC 2-Layer<br>JESD 51-3 | None         | 141°C/W         |
|                            | 0            | 131°C/W         |
|                            | 1            | 78°C/W          |
|                            | 2            | 65°C/W          |
| JEDEC 4-Layer<br>JESD 51-7 | 3            | 59°C/W          |
| 0202017                    | 4            | 56°C/W          |
|                            | 6            | 53°C/W          |
|                            | 9            | 50°C/W          |

#### Noise, PSRR, and Transient Response

The LP38869 is designed to achieve low dropout voltage and low quiescent current in battery-powered systems while still maintaining good noise, transient response, and AC rejection (see PSRR vs. Frequency in the Typical Operating Characteristics). When operating from very noisy sources, supply noise rejection and transient response can be improved by increasing the input and output capacitor values and employing passive post filtering. The LP38869 output noise is typically 50  $\mu$ V<sub>RMS</sub>.

#### **Reverse Input-Output Voltage**

A reverse voltage condition will exist when the voltage at the output pin is higher than the voltage at the input pin. Typically this will happen when  $V_{IN}$  is abruptly taken low and  $C_{OUT}$  continues to hold a sufficient charge such that the input to output voltage becomes reversed. Alternately, this could also happen if a secondary supply is connected to the LP38869 output.

While  $V_{IN}$  is greater than the UVLO threshold, and the SHDN pin is above the  $V_{SHDN(ON)}$  threshold, the control loop circuitry will attempt to regulate the output voltage. Since the input voltage is less than the output voltage the control circuit will drive the gate of the pass element to the full ON condition when the output voltage begins to fall. In this condition, reverse current will flow from the output pin to the input pin, limited only by the  $R_{DS(ON)}$  of the pass element and the output to input voltage differential. This will condition will continue until  $V_{IN}$  falls below the UVLO threshold, or the SHDN pin voltage falls below the  $V_{SHDN(OFF)}$  threshold.

The internal PFET pass element in the LP38869 has an inherent parasitic (body) diode. During normal operation, the input voltage is higher than the output voltage and the body diode is reverse biased. However, if the output is turned OFF, either by  $V_{IN} < UVLO$  or  $V_{SHDN} < V_{SHDN}(OFF)$ , and the output voltage is more than 500 mV (typical) above the input voltage the body diode becomes forward biased and current flows from the output pin to the input pin through the body diode.

The reverse current in the body diode should be limited to less than 1A continuous and less than 5A peak.

Copyright © 2012–2013, Texas Instruments Incorporated

### **REVISION HISTORY**

| Cł | nanges from Revision A (April 2013) to Revision B  | Page |
|----|----------------------------------------------------|------|
| •  | Changed layout of National Data Sheet to TI format | 17   |

www.ti.com



10-Dec-2020

### PACKAGING INFORMATION

| Orderable Device | Status | Package Type |         | Pins | Package | Eco Plan     | Lead finish/  | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|---------|--------------|---------------|--------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)          | Ball material | (3)                |              | (4/5)          |         |
|                  |        |              |         |      |         |              | (6)           |                    |              |                |         |
| LP38869MH/NOPB   | ACTIVE | HTSSOP       | PWP     | 16   | 92      | RoHS & Green | SN            | Level-1-260C-UNLIM | -40 to 125   | LP38869<br>MH  | Samples |
| LP38869MHE/NOPB  | ACTIVE | HTSSOP       | PWP     | 16   | 250     | RoHS & Green | SN            | Level-1-260C-UNLIM | -40 to 125   | LP38869<br>MH  | Samples |
| LP38869MHX/NOPB  | ACTIVE | HTSSOP       | PWP     | 16   | 2500    | RoHS & Green | SN            | Level-1-260C-UNLIM | -40 to 125   | LP38869<br>MH  | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <= 1000ppm threshold. Antimony trioxide based flame retardants must also meet the <= 1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



## PACKAGE OPTION ADDENDUM

10-Dec-2020

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| LP38869MHE/NOPB             | HTSSOP          | PWP                | 16 | 250  | 178.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| LP38869MHX/NOPB             | HTSSOP          | PWP                | 16 | 2500 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |



## PACKAGE MATERIALS INFORMATION

26-Apr-2023



\*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| LP38869MHE/NOPB | HTSSOP       | PWP             | 16   | 250  | 208.0       | 191.0      | 35.0        |
| LP38869MHX/NOPB | HTSSOP       | PWP             | 16   | 2500 | 367.0       | 367.0      | 35.0        |

### TEXAS INSTRUMENTS

www.ti.com

26-Apr-2023

### TUBE



## - B - Alignment groove width

\*All dimensions are nominal

| Device         | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | Τ (μm) | B (mm) |
|----------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| LP38869MH/NOPB | PWP          | HTSSOP       | 16   | 92  | 495    | 8      | 2514.6 | 4.06   |

## **PWP0016A**



## **PACKAGE OUTLINE**

## PowerPAD<sup>™</sup> HTSSOP - 1.2 mm max height

PLASTIC SMALL OUTLINE



NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side. 4. Reference JEDEC registration MO-153.
- 5. Features may not be present.



## **PWP0016A**

## **EXAMPLE BOARD LAYOUT**

## PowerPAD<sup>™</sup> HTSSOP - 1.2 mm max height

PLASTIC SMALL OUTLINE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

8. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature numbers SLMA002 (www.ti.com/lit/slma002) and SLMA004 (www.ti.com/lit/slma004).

9. Size of metal pad may vary due to creepage requirement.



## **PWP0016A**

## **EXAMPLE STENCIL DESIGN**

## PowerPAD<sup>™</sup> HTSSOP - 1.2 mm max height

PLASTIC SMALL OUTLINE



NOTES: (continued)

- 10. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 11. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated