# Dual, Wideband, Voltage-Feedback <br> OPERATIONAL AMPLIFIER with Disable 

## FEATURES

- FLEXIBLE SUPPLY RANGE:
+5 V to +12 V Single Supply
$\pm 2.5 \mathrm{~V}$ to $\pm 6 \mathrm{~V}$ Dual Supply
- WIDEBAND +5V OPERATION: 220MHz (G = 2)
- HIGH OUTPUT CURRENT: 190 mA
- OUTPUT VOLTAGE SWING: $\pm 4.0 \mathrm{~V}$
- HIGH SLEW RATE: 1800V/ $\mu \mathrm{s}$
- LOW SUPPLY CURRENT: $5.5 \mathrm{~mA} / \mathrm{ch}$
- LOW DISABLE CURRENT: $100 \mu \mathrm{~A} / \mathrm{ch}$


## APPLICATIONS

- VIDEO LINE DRIVING
- xDSL LINE DRIVER/RECEIVER
- HIGH-SPEED IMAGING CHANNELS
- ADC BUFFERS
- PORTABLE INSTRUMENTS
- TRANSIMPEDANCE AMPLIFIERS
- ACTIVE FILTERS


## Single-Supply Differential ADC Driver



## DESCRIPTION

The OPA2690 represents a major step forward in unity-gain stable, voltage-feedback op amps. A new internal architecture provides slew rate and full-power bandwidth previously found only in wideband, current-feedback op amps. A new output stage architecture delivers high currents with a minimal headroom requirement. These give exceptional single-supply operation. Using a single +5 V supply, the OPA2690 can deliver a 1 V to 4 V output swing with over 120 mA drive current and 150 MHz bandwidth. This combination of features makes the OPA2690 an ideal RGB line driver or single-supply Analog-to-Digital Converter (ADC) input driver.

The low $5.5 \mathrm{~mA} /$ ch supply current of the OPA2690 is precisely trimmed at $+25^{\circ} \mathrm{C}$. This trim, along with low temperature drift, provides lower maximum supply current than competing products. System power may be reduced further using the optional disable control pin. Leaving this disable pin open, or holding it HIGH, will operate the OPA2690l-14D normally. If pulled LOW, the OPA2690l-14D supply current drops to less than $200 \mu \mathrm{~A} /$ ch while the output goes to a high-impedance state.

OPA2690 RELATED PRODUCTS

|  | SINGLES | DUALS | TRIPLES |
| :--- | :---: | :---: | :---: |
| Voltage-Feedback | OPA690 | OPA2690 | OPA3690 |
| Current-Feedback | OPA691 | OPA2691 | OPA3691 |
| Fixed Gain | OPA692 | - | OPA3692 |

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. All trademarks are the property of their respective owners.

This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

ORDERING INFORMATION ${ }^{(1)}$

| PRODUCT | PACKAGE-LEAD | PACKAGE DESIGNATOR | SPECIFIED TEMPERATURE RANGE | PACKAGE MARKING | ORDERING NUMBER | TRANSPORT MEDIA, QUANTITY |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| OPA2690 | SO-8 | D | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | OPA2690 | OPA2690ID | Rails, 100 |
|  |  |  |  |  | OPA2690IDR | Tape and Reel, 2500 |
| OPA2690 | SO-14 | D | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | OPA2690 | OPA26901-14D | Rails, 58 |
|  |  |  |  |  | OPA2690I-14DR | Tape and Reel, 2500 |

(1) For the most current package and ordering information, see the Package Option Addendum located at the end of this data sheet, or see the TI web site at www.ti.com.

## ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

Over operating free-air temperature range, unless otherwise noted.

|  | OPA2690 | UNIT |  |  |  |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Power Supply | $\pm 6.5$ | $\mathrm{~V}_{\mathrm{DC}}$ |  |  |  |
| Internal Power Dissipation | See Thermal Analysis section |  |  |  |  |
| Differential Input Voltage | $\pm 1.2$ |  |  |  |  |
| Input Voltage Range | $\pm \mathrm{V}_{S}$ | V |  |  |  |
| Storage Temperature Range: D | -65 to +125 | V |  |  |  |
| Junction Temperature (TJ) |  |  |  | +150 | ${ }^{\circ} \mathrm{C}$ |
| ESD Ratings | Human Body Model (HBM) | 2000 |  |  |  |

(1) Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may degrade device reliability. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those specified is not supported.


## D PACKAGE SO-14 (TOP VIEW)



## ELECTRICAL CHARACTERISTICS: $\mathrm{V}_{\mathrm{S}}= \pm 5 \mathrm{~V}$

Boldface limits are tested at $+25^{\circ} \mathrm{C}$.
At $R_{F}=402 \Omega, R_{L}=100 \Omega$, and $G=+2$ (see Figure 36 for ac performance only), unless otherwise noted.

(1) Test levels: (A) $100 \%$ tested at $+25^{\circ} \mathrm{C}$. Over temperature limits by characterization and simulation. (B) Limits set by characterization and simulation. (C) Typical value only for information.
(2) Junction temperature $=$ ambient for $+25^{\circ} \mathrm{C}$ specifications.
(3) Junction temperature = ambient at low temperature limits; junction temperature $=$ ambient $+15^{\circ} \mathrm{C}$ at high temperature limit for over temperature specifications.
(4) Current is considered positive out of node. $\mathrm{V}_{\mathrm{CM}}$ is the input common-mode voltage.
(5) Tested $<3 \mathrm{~dB}$ below minimum specified CMRR at $\pm$ CMIR limits.

## ELECTRICAL CHARACTERISTICS: $\mathrm{V}_{\mathrm{s}}= \pm 5 \mathrm{~V}$ (continued)

Boldface limits are tested at $+25^{\circ} \mathrm{C}$.
At $R_{F}=402 \Omega, R_{L}=100 \Omega$, and $G=+2$ (see Figure 36 for ac performance only), unless otherwise noted.

| PARAMETER | TEST CONDITIONS | OPA2690ID, I-14D |  |  |  |  |  | TEST LEVELS ${ }^{(1)}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | TYP | MIN/MAX OVER TEMPERATURE |  |  | UNIT | $\begin{aligned} & \text { MIN/ } \\ & \text { MAX } \end{aligned}$ |  |
|  |  | $+25^{\circ} \mathrm{C}$ | $+25^{\circ}{ }^{(2)}$ | $\begin{aligned} & 0^{\circ} \mathrm{C} \text { to } \\ & +70^{\circ} \mathrm{C}^{(3)} \end{aligned}$ | $\begin{aligned} & -40^{\circ} \mathrm{C} \text { to } \\ & +85^{\circ} \mathrm{C}^{(3)} \end{aligned}$ |  |  |  |
| OUTPUT |  |  |  |  |  |  |  |  |
| Voltage Output Swing | No Load | $\pm 4.0$ | $\pm 3.8$ | $\pm 3.7$ | $\pm 3.6$ | v | min | A |
|  | $100 \Omega$ Load | $\pm 3.9$ | $\pm 3.7$ | $\pm 3.6$ | $\pm 3.3$ | v | min | A |
| Current Output, Sourcing | $\mathrm{V}_{\mathrm{O}}=0 \mathrm{~V}$ | +190 | +160 | +140 | +100 | mA | min | A |
| Current Output, Sinking | $\mathrm{V}_{\mathrm{O}}=0 \mathrm{~V}$ | -190 | -160 | -140 | -100 | mA | min | A |
| Short-Circuit Current | $\mathrm{V}_{\mathrm{O}}=0 \mathrm{~V}$ | $\pm 250$ |  |  |  | mA | typ | C |
| Closed-Loop Output Impedance | $\mathrm{G}=+2, \mathrm{f}=100 \mathrm{kHz}$ | 0.04 |  |  |  | $\Omega$ | typ | c |
| DISABLE (SO-14 Only) <br> Power-Down Supply Current $\left(+V_{S}\right)$ <br> Disable Time <br> Enable Time <br> Off Isolation <br> Output Capacitance in Disable <br> Turn-On Glitch <br> Turn-Off Glitch <br> Enable Voltage <br> Disable Voltage <br> Control Pin Input Blas Current ( $\mathrm{V}_{\overline{\mathrm{DIS}}}$ ) | Disabled LOW |  |  |  |  |  |  |  |
|  | $V_{\text {DIS }}=0 V$, Both Channels | -200 | -400 | -480 | -520 | $\mu \mathrm{A}$ | max | A |
|  | $\mathrm{V}_{1 \mathrm{I}}=1 \mathrm{~V}_{\text {DC }}$ | 200 |  |  |  | ns | typ | C |
|  | $V_{\text {IN }}=1 V_{\text {DC }}$ | 25 |  |  |  | ns | typ | C |
|  | $G=+2, R_{L}=150 \Omega, V_{\text {IN }}=0 \mathrm{~V}$ | 70 |  |  |  | dB | typ | c |
|  | $G=+2, R_{L}=150 \Omega, V_{\text {IN }}=0 \mathrm{~V}$ | 4 |  |  |  | pF | typ | C |
|  |  | $\pm 50$ |  |  |  | mV | typ | C |
|  |  | $\pm 20$ |  |  |  | mV | typ | C |
|  |  | 3.3 | 3.5 | 3.6 | 3.7 | $v$ | min | A |
|  |  | 1.8 | 1.7 | 1.6 | 1.5 | V | max | A |
|  | $\mathrm{V}_{\text {DIS }}=0 \mathrm{~V}$, Each Channel | 75 | 130 | 150 | 160 | $\mu \mathrm{A}$ | max | A |
| POWER SUPPLY |  |  |  |  |  |  |  |  |
| Specified Operating Voltage <br> Maximum Operating Voltage Range <br> Maximum Quiescent Current (2 Channels) <br> Minimum Quiescent Current (2 Channels) <br> Power-Supply Rejection Ratio (+PSRR) |  | $\pm 5$ |  |  |  | $v$ | typ | C |
|  |  |  | $\pm 6.0$ | $\pm 6.0$ | $\pm 6.0$ | V | max | A |
|  | $\mathrm{V}_{\mathrm{S}}= \pm 5 \mathrm{~V}$ | 11 | 11.6 | 12.4 | 13.2 | mA | max | A |
|  | $\mathrm{V}_{\mathrm{S}}= \pm 5 \mathrm{~V}$ | 11 | 10.6 | 9.2 | 8.6 | mA | min | A |
|  | Input-Referred | 75 | 68 | 66 | 64 | dB | min | A |
| THERMAL CHARACTERISTICS | Junction-to-Ambient |  |  |  |  |  |  |  |
|  |  | -40 to +85 |  |  |  | ${ }^{\circ} \mathrm{C}$ | typ | c |
| Thermal Resistance, $\theta_{\mathrm{JA}}$ |  |  |  |  |  |  |  |  |
| D SO-8 |  | 125 |  |  |  | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ | typ | c |
| D SO-14 |  | 100 |  |  |  | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ | typ | C |

## ELECTRICAL CHARACTERISTICS: $\mathrm{V}_{\mathrm{S}}=+5 \mathrm{~V}$

Boldface limits are tested at $+25^{\circ} \mathrm{C}$.
At $R_{F}=402 \Omega, R_{L}=100 \Omega$ to $V_{S} / 2$, and $G=+2$ (see Figure 37 for ac performance only), unless otherwise noted.

(1) Test levels: (A) $100 \%$ tested at $+25^{\circ} \mathrm{C}$. Over temperature limits by characterization and simulation. (B) Limits set by characterization and simulation. (C) Typical value only for information.
(2) Junction temperature $=$ ambient for $+25^{\circ} \mathrm{C}$ specifications.
(3) Junction temperature $=$ ambient at low temperature limits; junction temperature $=$ ambient $+15^{\circ} \mathrm{C}$ at high temperature limit for over temperature specifications.
(4) Current is considered positive out of node. $\mathrm{V}_{\mathrm{CM}}$ is the input common-mode voltage.
(5) Tested $<3 \mathrm{~dB}$ below minimum specified CMRR at $\pm$ CMIR limits.

## ELECTRICAL CHARACTERISTICS: $\mathrm{V}_{\mathrm{S}}=+5 \mathrm{~V}$ (continued)

Boldface limits are tested at $+\mathbf{2 5}{ }^{\circ} \mathrm{C}$.
At $R_{F}=402 \Omega, R_{L}=100 \Omega$ to $V_{S} / 2$, and $G=+2$ (see Figure 37 for ac performance only), unless otherwise noted.

| PARAMETER | TEST CONDITIONS | OPA2690ID, I-14D |  |  |  |  |  | $\begin{gathered} \text { TEST } \\ \text { LEVELS }{ }^{(1)} \end{gathered}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | TYP | MIN/MAX OVER TEMPERATURE |  |  | UNIT | $\begin{aligned} & \text { MIN/ } \\ & \text { MAX } \end{aligned}$ |  |
|  |  | $+25^{\circ} \mathrm{C}$ | $+25^{\circ} \mathrm{C}^{(2)}$ | $\begin{gathered} 0^{\circ} \mathrm{C} \text { to } \\ +70^{\circ}{ }^{\circ}(3) \end{gathered}$ | $\begin{aligned} & -40^{\circ} \mathrm{Cto} \\ & +85^{\circ} \mathrm{C}^{(3)} \end{aligned}$ |  |  |  |
| OUTPUT |  |  |  |  |  |  |  |  |
| Most Positive Output Voltage | No Load | 4 | 3.8 | 3.6 | 3.5 | v | min | A |
|  | $R_{L}=100 \Omega$ to 2.5 V | 3.9 | 3.7 | 3.5 | 3.4 | v | min | A |
| Least Positive Output Voltage | No Load | 1 | 1.2 | 1.4 | 1.5 | v | max | A |
|  | $R_{L}=100 \Omega$ to 2.5 V | 1.1 | 1.3 | 1.5 | 1.7 | $v$ | max | A |
| Current Output, Sourcing |  | +160 | +120 | +100 | +80 | mA | min | A |
| Current Output, Sinking |  | -160 | -120 | -100 | -80 | mA | min | A |
| Short-Circuit Current |  | $\pm 250$ |  |  |  | mA | typ | C |
| Closed-Loop Output Impedance | $\mathrm{G}=+2, \mathrm{f}=100 \mathrm{kHz}$ | 0.04 |  |  |  | $\Omega$ | typ | c |
| DISABLE (SO-14 only) <br> Power-Down Supply Current ( $+\mathrm{V}_{\mathrm{s}}$ ) <br> Off Isolation <br> Output Capacitance in Disable <br> Turn-On Glitch <br> Turn-Off Glitch <br> Enable Voltage <br> Disable Voltage <br> Control Pin Input Blas Current (V) | Disabled LOW |  |  |  |  |  |  |  |
|  | $V_{\overline{\text { DIS }}}=0 \mathrm{~V}$, Both Channels | -200 | -400 | -480 | -520 | $\mu \mathrm{A}$ | max | A |
|  | $\mathrm{G}=+2,5 \mathrm{MHz}$ | 65 |  |  |  | dB | typ | C |
|  |  | 4 |  |  |  | pF | typ | c |
|  | $\mathrm{G}=+2, \mathrm{R}_{\mathrm{L}}=150 \Omega, \mathrm{~V}_{\text {IN }}=\mathrm{V}_{\mathrm{S}} / 2$ | $\pm 50$ |  |  |  | mV | typ | C |
|  | $\mathrm{G}=+2, \mathrm{R}_{\mathrm{L}}=150 \Omega, \mathrm{~V}_{\mathbb{I}}=\mathrm{V}_{S} / 2$ | $\pm 20$ |  |  |  | mV | typ | C |
|  |  | 3.3 | 3.5 | 3.6 | 3.7 | v | min | A |
|  |  | 1.8 | 1.7 | 1.6 | 1.5 | v | max | A |
|  | $\mathrm{V}_{\overline{\text { IIS }}}=0 \mathrm{~V}$, Each Channel | 75 | 130 | 150 | 160 | $\mu \mathrm{A}$ | typ | B |
| POWER SUPPLY |  |  |  |  |  |  |  |  |
| Specified Single-Supply Operating Voltage Maximum Single-Supply Operating Voltage Maximum Quiescent Current (2 Channels) Minimum Quiescent Current (2 Channels) Power-Supply Rejection Ratio (+PSRR) |  | 5 |  |  |  | v | typ | C |
|  |  |  | 12 | 12 | 12 | V | max | B |
|  | $\mathrm{V}_{\mathrm{S}}=+5 \mathrm{~V}$ | 9.8 | 10.88 | 11.44 | 12.1 | mA | max | A |
|  | $\mathrm{V}_{\mathrm{S}}=+5 \mathrm{~V}$ | 9.8 | 8.96 | 8.0 | 7.72 | mA | min | A |
|  | Input-Referred | 72 |  |  |  | dB | typ | C |
| THERMAL CHARACTERISTICS | Junction-to-Ambient |  |  |  |  |  |  |  |
| Specification: D |  | -40 to +85 |  |  |  | ${ }^{\circ} \mathrm{C}$ | typ | c |
| Thermal Resistance, $\theta_{\mathrm{JA}}$D SO-8 |  |  |  |  |  |  |  |  |
|  |  | 125 |  |  |  | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ | typ | c |
| D SO-14 |  | 150 |  |  |  | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ | typ | C |

TYPICAL CHARACTERISTICS: $\mathrm{V}_{\mathrm{S}}= \pm 5 \mathrm{~V}$
At $T_{A}=+25^{\circ} \mathrm{C}, \mathrm{G}=+2, \mathrm{R}_{\mathrm{F}}=402 \Omega$, and $\mathrm{R}_{\mathrm{L}}=100 \Omega$ (see Figure 36 for ac performance only), unless otherwise noted.


Figure 1.


Figure 3.


Figure 5.


Figure 2.


Figure 4.
CHANNEL-TO-CHANNEL CROSSTALK


Figure 6.

## TYPICAL CHARACTERISTICS: $\mathrm{V}_{\mathrm{S}}= \pm 5 \mathrm{~V}$ (continued)

At $T_{A}=+25^{\circ} C, G=+2, R_{F}=402 \Omega$, and $R_{L}=100 \Omega$ (see Figure 36 for ac performance only), unless otherwise noted.


Figure 7.


Figure 9.


Figure 11.

5MHz HARMONIC DISTORTION vs SUPPLY VOLTAGE


Figure 8.


Figure 10.


Figure 12.

TYPICAL CHARACTERISTICS: $\mathrm{V}_{\mathrm{S}}= \pm 5 \mathrm{~V}$ (continued)
At $T_{A}=+25^{\circ} C, G=+2, R_{F}=402 \Omega$, and $R_{L}=100 \Omega$ (see Figure 36 for ac performance only), unless otherwise noted.


Figure 13.


Figure 15.


Figure 17.

TWO-TONE, 3RD-ORDER INTERMODULATION SPURIOUS


Figure 14.


Figure 16.

DISABLE FEEDTHROUGH vs FREQUENCY


Figure 18.

## TYPICAL CHARACTERISTICS: $\mathrm{V}_{\mathrm{S}}= \pm 5 \mathrm{~V}$ (continued)

At $T_{A}=+25^{\circ} C, G=+2, R_{F}=402 \Omega$, and $R_{L}=100 \Omega$ (see Figure 36 for ac performance only), unless otherwise noted.


Figure 19.

COMMON-MODE REJECTION RATIO AND POWER-SUPPLY REJECTION RATIO vs FREQUENCY


Figure 21.


Figure 23.

TYPICAL DC DRIFT
OVER TEMPERATURE


Figure 20.


Figure 22.


Figure 24.

## TYPICAL CHARACTERISTICS: $\mathrm{V}_{\mathrm{S}}= \pm 5 \mathrm{~V}$ (continued)

At $T_{A}=+25^{\circ} C, G=+2, R_{F}=402 \Omega$, and $R_{L}=100 \Omega$ (see Figure 36 for ac performance only), unless otherwise noted.
NONINVERTING
OVERDRIVE RECOVERY


Figure 25.

## TYPICAL CHARACTERISTICS: +5V

At $T_{A}=+25^{\circ} \mathrm{C}, \mathrm{G}=+2, R_{F}=402 \Omega$, and $R_{L}=100 \Omega$ (see Figure 37 for ac performance only), unless otherwise noted.


Figure 26.


Figure 28.


Figure 30.


Figure 27.


Figure 29.

FREQUENCY RESPONSE vs CAPACITIVE LOAD


Figure 31.

## TYPICAL CHARACTERISTICS: +5V (continued)

At $T_{A}=+25^{\circ} C, G=+2, R_{F}=402 \Omega$, and $R_{L}=100 \Omega$ (see Figure 37 for ac performance only), unless otherwise noted.


Figure 32.


Figure 34.

HARMONIC DISTORTION
vs FREQUENCY


Figure 33.

TWO-TONE, 3RD-ORDER INTERMODULATION SPURIOUS


Figure 35.

## APPLICATION INFORMATION

## WIDEBAND VOLTAGE-FEEDBACK OPERATION

The OPA2690 provides an exceptional combination of high output power capability in a wideband, unity-gain stable voltage-feedback op amp using a new high slew rate input stage. Typical differential input stages used for voltage feedback op amps are designed to steer a fixed-bias current to the compensation capacitor, setting a limit to the achievable slew rate. The OPA2690 uses a new input stage that places the transconductance element between two input buffers, using their output currents as the forward signal. As the error voltage increases across the two inputs, an increasing current is delivered to the compensation capacitor. This provides very high slew rate ( $1800 \mathrm{~V} / \mu \mathrm{s}$ ) while consuming relatively low quiescent current $(5.5 \mathrm{~mA} / \mathrm{ch})$. This exceptional, full-power performance comes at the price of a slightly higher input noise voltage than alternative architectures. The $5.5 \mathrm{nV} / \sqrt{\mathrm{Hz}}$ input voltage noise for the OPA2690 is exceptionally low for this type of input stage.
Figure 36 shows the dc-coupled, gain of +2 , dual power supply circuit configuration used as the basis of the $\pm 5 \mathrm{~V}$ Electrical Characteristics and Typical Characteristics. This is for one channel; the other channel is connected similarly. For test purposes, the input impedance is set to $50 \Omega$ with a resistor to ground and the output impedance is set to $50 \Omega$ with a series output resistor. Voltage swings reported in the Electrical Characteristics are taken directly at the input and output pins, while output powers ( dBm ) are at the matched $50 \Omega$ load. For the circuit of Figure 36, the total effective load will be $100 \Omega \| 804 \Omega$. The disable control line (SO-14 package only) is typically left open for normal amplifier operation. Two optional components are included in Figure 36. An additional resistor (175 $\Omega$ ) is included in series with the noninverting input. Combined with the $25 \Omega$ dc source resistance looking back towards the signal generator, this gives an input bias current cancelling resistance that matches the $200 \Omega$ source resistance seen at the inverting input (see the DC Accuracy and Offset Control section). In addition to the usual power-supply decoupling capacitors to ground, a $0.1 \mu \mathrm{~F}$ capacitor is included between the two power-supply pins. In practical printed circuit board (PCB) layouts, this optional-added capacitor will typically improve the 2nd-harmonic distortion performance by 3 dB to 6 dB .

Figure 37 shows the ac-coupled, gain of +2 , single-supply circuit configuration used as the basis of the +5 V Electrical Characteristics and Typical Characteristics. Though not a rail-to-rail design, the OPA2690 requires minimal input and output voltage headroom compared to other very wideband voltage-feedback op amps. It will deliver a $3 V_{P P}$
output swing on a single +5 V supply with $>150 \mathrm{MHz}$ bandwidth. The key requirement of broadband single-supply operation is to maintain input and output signal swings within the usable voltage ranges at both the input and the output. The circuit of Figure 37 establishes an input midpoint bias using a simple resistive divider from the +5 V supply (two $698 \Omega$ resistors). Separate bias networks would be required at each input. The input signal is then ac-coupled into the midpoint voltage bias. The input voltage can swing to within 1.5 V of either supply pin, giving a $2 \mathrm{~V}_{\mathrm{PP}}$ input signal range centered between the supply pins. The input impedance matching resistor (592) used for testing is adjusted to give a $50 \Omega$ input load when the parallel combination of the biasing divider network is included.


Figure 36. DC-Coupled, $G=+2$, Bipolar-Supply Specification and Test Circuit


Figure 37. AC-Coupled, $\mathbf{G}=+2$, Single-Supply Specification and Test Circuit

Again, an additional resistor ( $50 \Omega$ in this case) is included directly in series with the noninverting input. This minimum recommended value provides part of the dc source resistance matching for the noninverting input bias current. It is also used to form a simple parasitic pole to roll off the frequency response at very high frequencies ( $>500 \mathrm{MHz}$ ) using the input parasitic capacitance. The gain resistor ( $\mathrm{R}_{\mathrm{G}}$ ) is ac-coupled, giving the circuit a dc gain of +1 , which puts the input dc bias voltage ( 2.5 V ) on the output as well. The output voltage can swing to within 1V of either supply pin while delivering $>100 \mathrm{~mA}$ output current. A demanding $100 \Omega$ load to a midpoint bias is used in this characterization circuit. The new output stage circuit used in the OPA2690 can deliver large bipolar output currents into this midpoint load with minimal crossover distortion, as shown in the +5 V supply harmonic distortion plots.

## SINGLE-SUPPLY ADC INTERFACE

Most modern, high-performance ADCs (such as the TI ADS8xx and ADS9xx series) operate on a single +5 V (or lower) power supply. It has been a considerable challenge for single-supply op amps to deliver a low distortion input signal at the ADC input for signal frequencies exceeding 5 MHz . The high slew rate, exceptional output swing, and high linearity of the OPA2690 make it an ideal single-supply ADC driver. The circuit on the front page shows one possible interface particularly suited to differential I/O, ac-coupled requirements. Figure 39 shows the test circuit of Figure 37 modified for a capacitive (ADC) load and with an optional output pull-down resistor $\left(R_{B}\right)$. This circuit would be suitable to dual-channel ADC driving with a single-ended I/O.

The OPA2690 in the circuit of Figure 39 provides > 200 MHz bandwidth for a $2 \mathrm{~V}_{\text {PP }}$ output swing. Minimal 3rd-harmonic distortion or two-tone, 3rd-order intermodulation distortion will be observed due to the very low crossover distortion in the OPA2690 output stage. The limit of output Spurious-Free Dynamic Range (SFDR) will be set by the $2 n d$-harmonic distortion. Without $R_{B}$, the circuit of Figure 39 measured at 10 MHz shows an SFDR of 57 dBc . This can be improved by pulling additional dc bias current ( $\mathrm{I}_{\mathrm{B}}$ ) out of the output stage through the optional $R_{B}$ resistor to ground (the output midpoint is at 2.5 V for Figure 39). Adjusting $\mathrm{I}_{B}$ gives the improvement in SFDR shown in Figure 38. SFDR improvement is achieved for $I_{B}$ values up to 5 mA , with worse performance for higher values. Using the dual OPA2690 in an I/Q receiver channel will give matched ac performance through high frequencies.


Figure 38. SFDR vs $\mathrm{I}_{\mathrm{B}}$


Figure 39. SFDR versus $\mathrm{I}_{\mathrm{B}}$ Test Circuit

## HIGH-PERFORMANCE DAC TRANSIMPEDANCE AMPLIFIER

High-frequency, direct digital synthesis (DDS) digital-to-analog converters (DACs) require a low distortion output amplifier to retain their SFDR performance into real-world loads. Figure 40 shows a single-ended output drive implementation. The diagram shows the signal output current(s) connected into the virtual ground summing junction(s) of the OPA2690, which is set up as a transimpedance stage or $I-V$ converter. If the DAC requires that its outputs terminate to a compliance voltage other than ground for operation, the appropriate voltage level may be applied to the noninverting input of the OPA2690. The dc gain for this circuit is equal to $\mathrm{R}_{\mathrm{F}}$. At high frequencies, the DAC output capacitance ( $C_{D}$ in Figure 40 ) will produce a zero in the noise gain for the OPA2690 that may cause peaking in the closed-loop frequency response. $\mathrm{C}_{\mathrm{F}}$ is added across $R_{F}$ to compensate for this noise gain peaking. To achieve a flat transimpedance frequency response, the pole in each feedback network should be set to:

$$
\begin{equation*}
\frac{1}{2 \pi R_{F} C_{F}}=\sqrt{\frac{G B P}{4 \pi R_{F} C_{D}}} \tag{1}
\end{equation*}
$$

which will give a cutoff frequency, $f_{-3 d B}$, of approximately:

$$
\begin{equation*}
\mathrm{f}_{-3 \mathrm{~dB}}=\sqrt{\frac{\mathrm{GBP}}{2 \pi R_{F} C_{D}}} \tag{2}
\end{equation*}
$$

Where GBP = gain bandwidth product ( Hz ) for the OPA2690.


Figure 40. DAC Transimpedance Amplifier

## WIDEBAND VIDEO MULTIPLEXING

One common application for video speed amplifiers that include a disable pin is to wire multiple amplifier outputs together, then select which one of several possible video inputs to source onto a single line. This simple wired-OR video multiplexer can be easily implemented using the OP2690I-14D (SO-14 package only), as shown in Figure 6.


Figure 41. Two-Channel Video Multiplexer (SO-14 package only)

Typically, channel switching is performed either on sync or retrace time in the video signal. The two inputs are approximately equal at this time. The make-before-break disable characteristic of the OPA2690 ensures that there is always one amplifier controlling the line when using a wired-OR circuit like that shown in Figure 41. As both inputs may be on for a short period during the transition between channels, the outputs are combined through the output impedance matching resistors ( $82.5 \Omega$ in this case). When one channel is disabled, its feedback network forms part of the output impedance and slightly attenuates the signal in getting out onto the cable. The gain and output matching resistor have been slightly increased to get a signal gain of +1 at the matched load and provide a $75 \Omega$ output impedance to the cable. The video multiplexer connection (see Figure 41) also ensures that the maximum differential voltage across the inputs of the unselected channel does not exceed the rated $\pm 1.2 \mathrm{~V}$ maximum for standard video signal levels.
See the Disable Operation section for the turn-on and turn-off switching glitches using a OV input for a single channel is typically less than $\pm 50 \mathrm{mV}$. Where two outputs are switched (see Figure 41), the output line is always under the control of one amplifier or the other due to the make-before-break disable timing. In this case, the switching glitches for two OV inputs drops to $<20 \mathrm{mV}$.

## HIGH-SPEED DELAY CIRCUIT

The OPA2690 makes an ideal amplifier for a variety of active filter designs. Shown in Figure 42 is a circuit that uses the two amplifiers within the dual OPA2690 to design a two-stage analog delay circuit. For simplicity, the circuit uses a dual-supply ( $\pm 5 \mathrm{~V}$ ) operation, but it can also be modified to operate on a signal supply. The input to the first filter stage is driven by the OPA692 wideband buffer amplifier to isolate the signal input from the filter network.

Each of the two filter stages is a 1st-order filter with a voltage gain of +1 . The delay time through one filter is given by Equation 3:

$$
\begin{equation*}
\mathrm{t}_{\mathrm{GR0}}=2 \mathrm{RC} \tag{3}
\end{equation*}
$$

For a more accurate analysis of the circuit, consider the group delay for the amplifiers. For example, in the case of the OPA2690, the group delay in the bandwidth from 1 MHz to 100 MHz is approximately 1.Ons. To account for this, modify the transfer function, which now comes out to be:

$$
\begin{equation*}
t_{G R}=2\left(2 R C+t_{D}\right) \tag{4}
\end{equation*}
$$

Where $t_{D}=(1 / 360) \times(\mathrm{d} \phi / \mathrm{df})=$ delay of the op amp itself.
The values of resistors $R_{F}$ and $R_{G}$ should be equal and low to avoid parasitic effects. If the all-pass filter is designed for very low delay times, include parasitic board capacitances to calculate the correct delay time. Simulating this application using the PSPICE model of the OPA2690 will allow this design to be tuned to the desired performance.

## DIFFERENTIAL RECEIVER/DRIVER

A very versatile application for a dual operational amplifier is the differential amplifier configuration detailed in Figure 43. With both amplifiers of the OPA2690 connected for noninverting operation, the circuit provides a high input impedance whereas the gain can easily be set by just one resistor, $\mathrm{R}_{\mathrm{G}}$. When operated in low gains, the output swing may be limited as a result of the common-mode input swing limits of the amplifier itself. An interesting modification of this circuit is to place a capacitor in series with the $R_{G}$. Now the dc gain for each side is reduced to +1 , whereas the ac gain still follows the standard transfer function of $G=1+2 R_{F} / R_{G}$. This might be advantageous for applications processing only a frequency band that excludes dc or very low frequencies. An input dc voltage resulting from input bias currents is not amplified by the ac gain and can be kept low. This circuit can be used as a differential line receiver, driver, or as an interface to a differential input ADC.


Figure 42. Two-Stage, All-Pass Network


Figure 43. High-Speed Differential Receiver

## SINGLE-SUPPLY MFB DIFFERENTIAL ACTIVE FILTER: 10MHz BUTTERWORTH CONFIGURATION

The active filter circuit shown in Figure 44 can be easily implemented using the OPA2690. In this configuration, each amplifier of the OPA2690 operates as an integrator. For this reason, this type of application is also called infinite gain filter implementation. A Butterworth filter can be implemented using the following component ratios:

$$
\begin{align*}
& \mathrm{f}_{\mathrm{O}}=\frac{1}{2 \times \pi \times \mathrm{R} \times \mathrm{C}} \text { (cutoff frequency) } \\
& \mathrm{R}_{1}=\mathrm{R}_{2}=0.65 \times \mathrm{R} \\
& \mathrm{R}_{3}=0.375 \times \mathrm{R} \\
& \mathrm{C}_{1}=\mathrm{C} \\
& \mathrm{C}_{2}=2 \times \mathrm{C} \tag{5}
\end{align*}
$$



Figure 44. Single-Supply, MFB Active Filter, 10MHz LP Butterworth

The frequency response for a 10 MHz Butterworth filter is shown in Figure 45. One advantage for using this type of filter is the independent setting of $\omega_{\mathrm{o}}$ and Q. $Q$ can be easily adjusted by changing the $R_{3 A}$, B resistors without affecting $\omega_{0}$.


Figure 45. Multiple Feedback Filter Frequency Response

## SINGLE-SUPPLY DIFFERENTIAL ADC DRIVER

The circuit shown on the front page is ideal for driving high-frequency ADCs. As shown in the plot on the front page (Harmonic Distortion vs Frequency for the

Single-Supply Differential ADC Driver), the 2nd-harmonic reacts as expected and drops to a -95 dBc at 1 MHz and -87 dBc at 5 MHz -a significant improvement in going to differential from single-ended.

The circuit shown on the front page has a 195 MHz , -3 dB bandwidth that can be easily bandlimited by using a capacitor in parallel with the feedback resistors. Refer to Figure 46 for more details. The -3 dB frequency is given by Equation 6.

$$
\begin{equation*}
f_{-3 \mathrm{~dB}}=\frac{1}{2 \pi R_{F} \mathrm{C}_{F}} \tag{6}
\end{equation*}
$$



Figure 46. Single-Supply Differential ADC Driver
For example, $C_{F}=8.6 p F$ in parallel with $R_{F}=402 \Omega$ will control the -3 dB frequency to 18 MHz .

## DESIGN-IN TOOLS

## DEMONSTRATION FIXTURES

Two printed circuit boards (PCBs) are available to assist in the initial evaluation of circuit performance using the OPA2690 in its two package options. Both of these are offered free of charge as unpopulated PCBs, delivered with a user's guide. The summary information for these fixtures is shown in Table 1.

Table 1. Demonstration Fixtures by Package

| PRODUCT | PACKAGE | ORDERING <br> NUMBER | LITERATURE <br> NUMBER |
| :---: | :---: | :---: | :---: |
| OPA2690ID | SO-8 | DEM-OPA-SO-2A | SBOU003 |
| OPA2690I- <br> 14D | SO-14 | DEM-OPA-SO-2D | SBOU002 |

The demonstration fixtures can be requested at the Texas Instruments web site (www.ti.com) through the OPA2690 product folder.

## MACROMODELS

Computer simulation of circuit performance using SPICE is often useful when analyzing the performance of analog circuits and systems. This is particularly true for video and RF amplifier circuits where parasitic capacitance and inductance can have a major effect on circuit performance. A SPICE model for the OPA2690 (use two OPA690 SPICE models) is available through the OPA2690 product folder under Simulation Models. These models do a good job of predicting small-signal ac and transient performance under a wide variety of operating conditions. They do not do as well in predicting the harmonic distortion or $\mathrm{dG} / \mathrm{dP}$ characteristics. These models do not attempt to distinguish between the package types in their small-signal ac performance.

## OPERATING SUGGESTIONS

## OPTIMIZING RESISTOR VALUES

As the the OPA2690 is a unity-gain stable, voltage-feedback op amp, a wide range of resistor values may be used for the feedback and gain setting resistors. The primary limits on these values are set by dynamic range (noise and distortion) and parasitic capacitance considerations. For a noninverting unity-gain follower application, the feedback connection should be made with a $25 \Omega$ resistor, not a direct short. This will isolate the inverting input capacitance from the output pin and improve the frequency response flatness. Usually, the feedback resistor value should be between $200 \Omega$ and $1.5 \mathrm{k} \Omega$. Below 200 2 , the feedback network will present additional output loading which can degrade the harmonic distortion performance of the OPA2690. Above $1.5 \mathrm{k} \Omega$, the typical parasitic capacitance (approximately 0.2 pF ) across the feedback resistor can cause unintentional band-limiting in the amplifier response.
A good rule of thumb is to target the parallel combination of $R_{F}$ and $R_{G}$ (see Figure 36) to be less than approximately $300 \Omega$. The combined impedance $R_{F} \| R_{G}$ interacts with the inverting input capacitance, placing an additional pole in the feedback network and thus, a zero in the forward response. Assuming a $2 p F$ total parasitic on the inverting node, holding $R_{F}$ || $R_{G}<300 \Omega$ will keep this pole above 250 MHz . By itself, this constraint implies that feedback resistor $\mathrm{R}_{\mathrm{F}}$ can increase to several $k \Omega$ at high gains. This is acceptable as long as the pole formed by $\mathrm{R}_{\mathrm{F}}$ and any parasitic capacitance appearing in parallel is kept out of the frequency range of interest.

## BANDWIDTH vs GAIN: NONINVERTING OPERATION

Voltage-feedback op amps exhibit decreasing closed-loop bandwidth as the signal gain is increased. In theory, this relationship is described by the Gain Bandwidth Product (GBP) shown in the Electrical Characteristics. Ideally, dividing GBP by the noninverting signal gain (also called the Noise Gain, or NG) will predict the closed-loop bandwidth. In practice, this only holds true when the phase margin approaches $90^{\circ}$, as it does in high gain configurations. At low gains (increased feedback factors), most amplifiers will exhibit a more complex response with lower phase margin. The OPA2690 is compensated to give a slightly peaked response in a noninverting gain of 2 (see Figure 36). This results in a typical gain of +2 bandwidth of 220 MHz , far exceeding that predicted by dividing the 300 MHz GBP by 2 . Increasing the gain will cause the phase margin to approach $90^{\circ}$ and the bandwidth to more closely approach the predicted value of (GBP/NG). At a gain of +10 , the 30 MHz bandwidth shown in the Electrical Characteristics agrees with that predicted using the simple formula and the typical GBP of 300 MHz .

The frequency response in a gain of +2 may be modified to achieve exceptional flatness simply by increasing the noise gain to 2.5 . One way to do this, without affecting the +2 signal gain, is to add an $804 \Omega$ resistor across the two inputs in the circuit of Figure 36. A similar technique may be used to reduce peaking in unity-gain (voltage follower) applications. For example, by using a $402 \Omega$ feedback resistor along with a $402 \Omega$ resistor across the two op amp inputs, the voltage follower response will be similar to the gain of +2 response of Figure 37. Reducing the value of the resistor across the op amp inputs will further limit the frequency response due to increased noise gain.
The OPA2690 exhibits minimal bandwidth reduction going to single-supply ( +5 V ) operation as compared with $\pm 5 \mathrm{~V}$. This is because the internal bias control circuitry retains nearly constant quiescent current as the total supply voltage between the supply pins is changed.

## INVERTING AMPLIFIER OPERATION

Since the OPA2690 is a general-purpose, wideband voltage-feedback op amp, all of the familiar op amp application circuits are available to the designer. Inverting operation is one of the more common requirements and offers several performance benefits. Figure 47 shows a typical inverting configuration where the I/O impedances and signal gain from Figure 36 are retained in an inverting circuit configuration.


Figure 47. Gain of -2 Example Circuit
In the inverting configuration, three key design considerations must be noted. The first is that the gain resistor $\left(\mathrm{R}_{\mathrm{G}}\right)$ becomes part of the signal channel input impedance. If input impedance matching is desired (which is beneficial whenever the signal is coupled through a cable, twisted-pair, long PCB trace, or other transmission line conductor), $\mathrm{R}_{\mathrm{G}}$ may be set equal to the required termination value and $\mathrm{R}_{\mathrm{F}}$ adjusted to give the desired gain. This is the simplest approach and results in optimum bandwidth and noise performance. However, at low inverting gains, the resultant feedback resistor value can present a significant load to the amplifier output. For an inverting gain of -2 , setting $R_{G}$ to $50 \Omega$ for input matching eliminates the need for $\mathrm{R}_{\mathrm{M}}$ but requires a
$100 \Omega$ feedback resistor. This has the interesting advantage that the noise gain becomes equal to 2 for a $50 \Omega$ source impedance-the same as the noninverting circuits considered in the previous section. The amplifier output, however, will now see the $100 \Omega$ feedback resistor in parallel with the external load. In general, the feedback resistor should be limited to the $200 \Omega$ to $1.5 \mathrm{k} \Omega$ range. In this case, it is preferable to increase both the $R_{F}$ and $R_{G}$ values, as shown in Figure 47, and then achieve the input matching impedance with a third resistor $\left(\mathrm{R}_{\mathrm{M}}\right)$ to ground. The total input impedance becomes the parallel combination of $R_{G}$ and $R_{M}$.
The second major consideration, touched on in the previous paragraph, is that the signal source impedance becomes part of the noise gain equation and influences the bandwidth. For the example in Figure 47, the $\mathrm{R}_{\mathrm{M}}$ value combines in parallel with the external $50 \Omega$ source impedance, yielding an effective driving impedance of $50 \Omega \| 67 \Omega=28.6 \Omega$. This impedance is added in series with $\mathrm{R}_{\mathrm{G}}$ for calculating the noise gain (NG). The resultant NG is 2.8 for Figure 47, as opposed to only 2 if $R_{M}$ could be eliminated as discussed above. The bandwidth will therefore be slightly lower for the gain of -2 circuit of Figure 47 than for the gain of +2 circuit of Figure 36 .
The third important consideration in inverting amplifier design is setting the bias current cancellation resistor on the noninverting input $\left(R_{B}\right)$. If this resistor is set equal to the total dc resistance looking out of the inverting node, the output dc error, due to the input bias currents, will be reduced to (Input Offset Current) $\times R_{F}$. If the $50 \Omega$ source impedance is dc-coupled in Figure 47, the total resistance to ground on the inverting input will be $228 \Omega$. Combining this in parallel with the feedback resistor gives the $R_{B}=146 \Omega$ used in this example. To reduce the additional high-frequency noise introduced by this resistor, it is sometimes bypassed with a capacitor. As long as $\mathrm{R}_{B}$ < 350 , the capacitor is not required because the total noise contribution of all other terms will be less than that of the op amp input noise voltage. As a minimum, the OPA2690 requires an $R_{B}$ value of $50 \Omega$ to damp out parasitic-induced peaking-a direct short to ground on the noninverting input runs the risk of a very high-frequency instability in the input stage.

## OUTPUT CURRENT AND VOLTAGE

The OPA2690 provides output voltage and current capabilities in a low-cost monolithic op amp. Under no-load conditions at $+25^{\circ} \mathrm{C}$, the output voltage typically swings closer than 1 V to either supply rail; the specified swing limit is within 1.2 V of either rail. Into a $15 \Omega$ load (the minimum tested load), it will deliver more than $\pm 160 \mathrm{~mA}$.
The specifications described previously, though familiar in the industry, consider voltage and current limits separately. In many applications, it is the voltage $\times$ current, or V-I product, that is more relevant to circuit operation. Refer to Figure 19, the Output Voltage and Current Limitations plot in the Typical Characteristics. The X - and Y -axes of this graph show the zero-voltage output current limit and the zero-current output voltage limit, respectively. The four quadrants give a more detailed view of the OPA2690 output drive capabilities, noting that the graph is bounded by a Safe Operating Area of 1W maximum internal power dissipation for each channel separately. Superimposing resistor load lines onto the plot shows that the OPA2690 can drive $\pm 2.5 \mathrm{~V}$ into $25 \Omega$ or $\pm 3.5 \mathrm{~V}$ into $50 \Omega$ without exceeding the output capabilities or the 1 W dissipation limit. A $100 \Omega$ load line (the standard test circuit load) shows the full $\pm 3.9 \mathrm{~V}$ output swing capability (see the Electrical Characteristics).
The minimum specified output voltage and current specifications over temperature are set by worst-case simulations at the cold temperature extreme. Only at cold startup will the output current and voltage decrease to the numbers shown in the Electrical Characteristic tables. As the output transistors deliver power, their junction temperatures increase, decreasing their $\mathrm{V}_{\mathrm{BE}}$ (increasing the available output voltage swing) and increasing their current gains (increasing the available output current). In steady-state operation, the available output voltage and current is always greater than that shown in the over-temperature specifications because the output stage junction temperatures will be higher than the minimum specified operating ambient.
To protect the output stage from accidental shorts to ground and the power supplies, output short-circuit protection is included in the OPA2690. The circuit acts to limit the maximum source or sink current to approximately 250 mA .

## DRIVING CAPACITIVE LOADS

One of the most demanding and yet very common load conditions for an op amp is capacitive loading. Often, the capacitive load is the input of an ADC-including additional external capacitance which may be recommended to improve ADC linearity. A high-speed, high open-loop gain amplifier like the

OPA2690 can be very susceptible to decreased stability and closed-loop response peaking when a capacitive load is placed directly on the output pin. When the amplifier's open-loop output resistance is considered, this capacitive load introduces an additional pole in the signal path that can decrease the phase margin. Several external solutions to this problem have been suggested. When the primary considerations are frequency response flatness, pulse response fidelity, and/or distortion, the simplest and most effective solution is to isolate the capacitive load from the feedback loop by inserting a series-isolation resistor between the amplifier output and the capacitive load. This does not eliminate the pole from the loop response, but rather shifts it and adds a zero at a higher frequency. The additional zero acts to cancel the phase lag from the capacitive load pole, thus increasing the phase margin and improving stability.
The Typical Characteristics show the recommended $\mathrm{R}_{\mathrm{S}}$ versus capacitive load (Figure 15 for $\pm 5 \mathrm{~V}$ and Figure 30 for +5 V ) and the resulting frequency response at the load. Parasitic capacitive loads greater than $2 p F$ can begin to degrade the performance of the OPA2690. Long PCB traces, unmatched cables, and connections to multiple devices can easily exceed this value. Always consider this effect carefully, and add the recommended series resistor as close as possible to the OPA2690 output pin (see the Board Layout Guidelines section).
The criterion for setting this $R_{S}$ resistor is a maximum bandwidth, flat frequency response at the load. For the OPA2690 operating in a gain of +2 , the frequency response at the output pin is already slightly peaked without the capacitive load requiring relatively high values of $R_{S}$ to flatten the response at the load. Increasing the noise gain will reduce the peaking as described previously. The circuit of Figure 48 demonstrates this technique, allowing lower values of $R_{S}$ to be used for a given capacitive load.


Figure 48. Capacitive Load Driving with Noise Gain Tuning

This gain of +2 circuit includes a noise gain tuning resistor across the two inputs to increase the noise gain, increasing the unloaded phase margin for the op amp. Although this technique will reduce the required $\mathrm{R}_{\mathrm{S}}$ resistor for a given capacitive load, it does increase the noise at the output. It also will decrease the loop gain, slightly decreasing the distortion performance. If, however, the dominant distortion mechanism arises from a high $\mathrm{R}_{\mathrm{S}}$ value, significant dynamic range improvement can be achieved using this technique. Figure 49 shows the required $\mathrm{R}_{\mathrm{S}}$ versus $\mathrm{C}_{\text {LOAD }}$ parametric on noise gain using this technique. This is the circuit of Figure 48 with $R_{N G}$ adjusted to increase the noise gain (increasing the phase margin) then sweeping C CoAd and finding the required $\mathrm{R}_{\mathrm{S}}$ to get a flat frequency response. This plot also gives the required $R_{S}$ versus $\mathrm{C}_{\text {LOAD }}$ for the OPA2690 operated at higher signal gains without $\mathrm{R}_{\mathrm{NG}}$.


Figure 49. Required $\mathbf{R}_{\mathbf{S}}$ vs Noise Gain

## DISTORTION PERFORMANCE

The OPA2690 provides good distortion performance into a $100 \Omega$ load on $\pm 5 \mathrm{~V}$ supplies. Relative to alternative solutions, it provides exceptional performance into lighter loads and/or operating on a single +5 V supply. Generally, until the fundamental signal reaches very high frequency or power levels, the 2nd-harmonic dominates the distortion with a negligible 3rd-harmonic component. Focusing then on the 2nd-harmonic, increasing the load impedance improves distortion directly. Remember that the total load includes the feedback network; in the noninverting configuration (see Figure 36), this is sum of $R_{F}+R_{G}$, while in the inverting configuration it is just $\mathrm{R}_{\mathrm{F}}$. Also, providing an additional supply-decoupling capacitor ( $0.1 \mu \mathrm{~F}$ ) between the supply pins (for bipolar operation) improves the 2 nd-order distortion slightly (3dB to 6dB). Operating differentially also lowers 2nd-harmonic distortion terms (see the plot on the front page).

In most op amps, increasing the output voltage swing increases harmonic distortion directly. The new output stage used in the OPA2690 actually holds the difference between fundamental power and the 2ndand 3rd-harmonic powers relatively constant with increasing output power until very large output swings are required ( $>4 \mathrm{~V}_{\text {Pp }}$ ). This also shows up in the 2-tone, 3rd-order intermodulation spurious (IM3) response curves. The 3rd-order spurious levels are moderately low at low output power levels. The output stage continues to hold them low even as the fundamental power reaches very high levels. As the Typical Characteristics show, the spurious intermodulation powers do not increase as predicted by a traditional intercept model. As the fundamental power level increases, the dynamic range does not decrease significantly. For two tones centered at 20 MHz , with $10 \mathrm{dBm} /$ tone into a matched $50 \Omega$ load (that is, $2 V_{\mathrm{PP}}$ for each tone at the load, which requires $8 \mathrm{~V}_{\mathrm{Pp}}$ for the overall two-tone envelope at the output pin), the Typical Characteristics show 46dBc difference between the test tone powers and the 3rd-order intermodulation spurious powers. This exceptional performance improves further when operating at lower frequencies or powers.

## NOISE PERFORMANCE

High slew rate, unity-gain stable, voltage-feedback op amps usually achieve their slew rate at the expense of a higher input noise voltage. The $5.5 \mathrm{nV} / \sqrt{\mathrm{Hz}}$ input voltage noise for the OPA2690 is, however, much lower than comparable amplifiers. The input-referred voltage noise, and the two input-referred current noise terms, combine to give low output noise under a wide variety of operating conditions. Figure 50 shows the op amp noise analysis model with all the noise terms included. In this model, all noise terms are taken to be noise voltage or current density terms in either $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ or $\mathrm{pA} / \sqrt{\mathrm{Hz}}$.


Figure 50. Op Amp Noise Analysis Model

The total output spot noise voltage can be computed as the square root of the sum of all squared output noise voltage contributors. Equation 7 shows the general form for the output noise voltage using the terms shown in Figure 50.

$$
\begin{equation*}
E_{O}=\sqrt{\left(E_{N I}{ }^{2}+\left(l_{B N} R_{S}\right)^{2}+4 k T R_{S}\right) N G^{2}+\left(I_{B I} R_{F}\right)^{2}+4 k T R_{F} N G} \tag{7}
\end{equation*}
$$

Dividing this expression by the noise gain [ $\mathrm{NG}=(1+$ $R_{F} / R_{G}$ )] will give the equivalent input-referred spot noise voltage at the noninverting input, as shown in Equation 8.

$$
\begin{equation*}
E_{N}=\sqrt{E_{N 1}{ }^{2}+\left(I_{B N} R_{S}\right)^{2}+4 k T R_{S}+\left(\frac{I_{B l} R_{F}}{N G}\right)^{2}+\frac{4 k T R_{F}}{N G}} \tag{8}
\end{equation*}
$$

Evaluating these two equations for the OPA2690 circuit and component values (see Figure 36) gives a total output spot noise voltage of $12.3 \mathrm{nV} / \sqrt{\mathrm{Hz}}$ and a total equivalent input spot noise voltage of $6.1 \mathrm{nV} / \sqrt{\mathrm{Hz}}$. This is including the noise added by the bias current cancellation resistor (175 $)$ ) on the noninverting input. This total input-referred spot noise voltage is only slightly higher than the $5.5 \mathrm{nV} / \sqrt{\mathrm{Hz}}$ specification for the op amp voltage noise alone. This will be the case as long as the impedances appearing at each op amp input are limited to the previously recommend maximum value of $300 \Omega$. Keeping both $\left(R_{F} \| R_{G}\right)$ and the noninverting input source impedance less than $300 \Omega$ will satisfy both noise and frequency response flatness considerations. As the resistor-induced noise is relatively negligible, additional capacitive decoupling across the bias current cancellation resistor $\left(\mathrm{R}_{\mathrm{B}}\right)$ for the inverting op amp configuration of Figure 47 is not required.

## DC ACCURACY AND OFFSET CONTROL

The balanced input stage of a wideband voltage-feedback op amp allows good output dc accuracy in a wide variety of applications. The power-supply current trim for the OPA2690 gives even tighter control than comparable amplifiers. Although the high-speed input stage does require relatively high input bias current (typically $5 \mu \mathrm{~A}$ out of each input terminal), the close matching between them may be used to reduce the output dc error caused by this current. The total output offset voltage may be considerably reduced by matching the dc source resistances appearing at the two inputs. This reduces the output dc error due to the input bias currents to the offset current times the feedback resistor. Evaluating the configuration of Figure 36, and using worst-case $+25^{\circ} \mathrm{C}$ input offset voltage and current specifications, gives a worst-case output offset voltage equal to:

$$
\begin{aligned}
& \pm\left(\mathrm{NG} \times \mathrm{V}_{\mathrm{OS}(\mathrm{MAX})}\right) \pm\left(\mathrm{R}_{\mathrm{F}} \times \mathrm{I}_{\mathrm{OS}(\mathrm{MAX})}\right) \\
& = \pm(2 \times 4.5 \mathrm{mV}) \pm(402 \Omega \times 1 \mu \mathrm{~A}) \\
& = \pm 9.4 \mathrm{mV}-(\mathrm{NG}=\text { noninverting signal gain })
\end{aligned}
$$

A fine-scale output offset null, or dc operating point adjustment, is often required. Numerous techniques are available for introducing dc offset control into an op amp circuit. Most of these techniques eventually reduce to adding a dc current through the feedback resistor. In selecting an offset trim method, one key consideration is the impact on the desired signal path frequency response. If the signal path is intended to be noninverting, the offset control is best applied as an inverting summing signal to avoid interaction with the signal source. If the signal path is intended to be inverting, applying the offset control to the noninverting input may be considered. However, the dc offset voltage on the summing junction will set up a dc current back into the source that must be considered. Applying an offset adjustment to the inverting op amp input can change the noise gain and frequency response flatness. For a dc-coupled inverting amplifier, Figure 51 shows one example of an offset adjustment technique that has minimal impact on the signal frequency response. In this case, the dc offsetting current is brought into the inverting input node through resistor values that are much larger than the signal path resistors. This ensures that the adjustment circuit has minimal effect on the loop gain and hence, the frequency response.


Figure 51. DC-Coupled, Inverting Gain of -2, with Offset Adjustment

## DISABLE OPERATION (SO-14 Package Only)

The OPA2690-I-14D provides an optional disable feature that may be used either to reduce system power or to implement a simple channel multiplexing operation. If the DIS control pin is left unconnected, the OPA2690l-14D will operate normally. To disable, the control pin must be asserted LOW. Figure 52 shows a simplified internal circuit for the disable control feature.


Figure 52. Simplified Disable Control Circuit
In normal operation, base current to Q1 is provided through the $110 \mathrm{k} \Omega$ resistor, while the emitter current through the $15 \mathrm{k} \Omega$ resistor sets up a voltage drop that is inadequate to turn on the two diodes in Q1's emitter. As $V_{\overline{\mathrm{DIS}}}$ is pulled LOW, additional current is pulled through the $15 \mathrm{k} \Omega$ resistor, eventually turning on those two diodes $(\approx 100 \mu \mathrm{~A})$. At this point, any further current pulled out of $V_{\overline{D I S}}$ goes through those diodes holding the emitter-base voltage of Q1 at approximately OV . This shuts off the collector current out of Q1, turning the amplifier off. The supply current in the disable mode are only those required to operate the circuit of Figure 52. Additional circuitry ensures that turn-on time occurs faster than turn-off time (make-before-break).
When disabled, the output and input nodes go to a high-impedance state. If the OPA2690 is operating at a gain of +1 , this will show a very high impedance at
the output and exceptional signal isolation. If operating at a gain greater than +1 , the total feedback network resistance ( $\mathrm{R}_{\mathrm{F}}+\mathrm{R}_{\mathrm{G}}$ ) will appear as the impedance looking back into the output, but the circuit will still show very high forward and reverse isolation. If configured as an inverting amplifier, the input and output will be connected through the feedback network resistance ( $\mathrm{R}_{\mathrm{F}}+\mathrm{R}_{\mathrm{G}}$ ) and the isolation will be very poor as a result.

One key parameter in disable operation is the output glitch when switching in and out of the disabled mode. Figure 53 shows these glitches for the circuit of Figure 36 with the input signal at 0 V . The glitch waveform at the output pin is plotted along with the DIS pin voltage.
The transition edge rate ( $\mathrm{dV} / \mathrm{dt}$ ) of the $\overline{\mathrm{DIS}}$ control line will influence this glitch. For the plot of Figure 53, the edge rate was reduced until no further reduction in glitch amplitude was observed. This approximately $1 \mathrm{~V} / \mathrm{ns}$ maximum slew rate may be achieved by adding a simple RC filter into the DIS pin from a higher speed logic line. If extremely fast transition logic is used, a $2 \mathrm{k} \Omega$ series resistor between the logic gate and the DIS input pin provides adequate bandlimiting using just the parasitic input capacitance on the DIS pin while still ensuring adequate logic level swing.


Figure 53. Disable/Enable Glitch

## THERMAL ANALYSIS

Due to the high output power capability of the OPA2690, heatsinking or forced airflow may be required under extreme operating conditions. Maximum desired junction temperature will set the maximum allowed internal power dissipation as described below. In no case should the maximum junction temperature be allowed to exceed $150^{\circ} \mathrm{C}$.
Operating junction temperature $\left(T_{J}\right)$ is given by:

$$
T_{A}+P_{D} \times \theta_{J A}
$$

The total internal power dissipation $\left(P_{D}\right)$ is the sum of quiescent power ( $\mathrm{P}_{\mathrm{DQ}}$ ) and additional power dissipated in the output stage ( $\mathrm{P}_{\mathrm{DL}}$ ) to deliver load power. Quiescent power is simply the specified no-load supply current times the total supply voltage across the part. $P_{D L}$ depends on the required output signal and load but, for a grounded resistive load, is at a maximum when the output is fixed at a voltage equal to $1 / 2$ of either supply voltage (for equal bipolar supplies). Under this condition, $\mathrm{P}_{\mathrm{DL}}=\mathrm{V}_{\mathrm{S} 2} /\left(4 \times \mathrm{R}_{\mathrm{L}}\right)$ where $R_{L}$ includes feedback network loading.

Note that it is the power in the output stage and not into the load that determines internal power dissipation.
As a worst-case example, compute the maximum $\mathrm{T}_{J}$ using an OPA2690ID (SO-8 package) in the circuit of Figure 36 operating at the maximum specified ambient temperature of $+85^{\circ} \mathrm{C}$ and with both outputs driving a grounded $20 \Omega$ load to +2.5 V .

$$
\begin{aligned}
& \mathrm{P}_{\mathrm{D}}=10 \mathrm{~V} \times 12.6 \mathrm{~mA}+2\left[5^{2} /(4 \times(20 \Omega \| 804 \Omega))\right. \\
&=766 \mathrm{~mW} \\
& \text { Maximum } \mathrm{T}_{J}=+85^{\circ} \mathrm{C}+\left(0.766 \mathrm{~W} \times 125^{\circ} \mathrm{C} / \mathrm{W}\right) \\
&=180^{\circ} \mathrm{C}
\end{aligned}
$$

This absolute worst-case condition exceeds the specified maximum junction temperature. Actual $\mathrm{P}_{\mathrm{DL}}$ is normally less than that considered here. Carefully consider maximum $T_{J}$ in your application.

## BOARD LAYOUT GUIDELINES

Achieving optimum performance with a high-frequency amplifier like the OPA2690 requires careful attention to board layout parasitics and external component types. Recommendations that will optimize performance include:
a. Minimize parasitic capacitance to any ac ground for all of the signal I/O pins. Parasitic capacitance on the output and inverting input pins can cause instability: on the noninverting input, it can react with the source impedance to cause unintentional bandlimiting. To reduce unwanted capacitance, a window around the signal I/O pins should be opened in all of the ground and power planes around those pins. Otherwise, ground and power planes should be unbroken elsewhere on the board.
b. Minimize the distance (< 0.25 ") from the power-supply pins to high-frequency $0.1 \mu \mathrm{~F}$ decoupling capacitors. At the device pins, the ground and power-plane layout should not be in close proximity to the signal I/O pins. Avoid narrow power and ground traces to minimize inductance between the pins and the decoupling capacitors. The power-supply connections should always be decoupled with these capacitors. An optional supply decoupling capacitor ( $0.1 \mu \mathrm{~F}$ ) across the two power supplies (for bipolar operation) will improve 2 nd-harmonic distortion performance. Larger ( $2.2 \mu \mathrm{~F}$ to $6.8 \mu \mathrm{~F}$ ) decoupling capacitors, effective at lower frequencies, should also be used on the main supply pins. These may be placed somewhat farther from the device and may be shared among several devices in the same area of the PCB.
c. Careful selection and placement of external components will preserve the high-frequency performance of the OPA2690. Resistors should be a very low reactance type. Surface-mount resistors work best and allow a tighter overall layout. Metal film or carbon composition axially-leaded resistors can also provide good high-frequency performance. Again, keep their leads and PCB traces as short as possible. Never use wirewound type resistors in a high-frequency application. Since the output pin and inverting input pin are the most sensitive to parasitic capacitance, always position the feedback and series output resistor, if any, as close as possible to the output pin. Other network components, such as noninverting input termination resistors, should also be placed close to the package. Even with a low parasitic capacitance shunting the external resistors, excessively high resistor values can create significant time constants that can degrade performance. Good axial metal film or surface-mount resistors have approximately
$0.2 p F$ in shunt with the resistor. For resistor values $>1.5 \mathrm{k} \Omega$, this parasitic capacitance can add a pole and/or zero below 500 MHz that can affect circuit operation. Keep resistor values as low as possible consistent with load driving considerations. The $402 \Omega$ feedback used in the Electrical Characteristics is a good starting point for design. Note that a $25 \Omega$ feedback resistor, rather than a direct short, is suggested for the unity-gain follower application. This effectively isolates the inverting input capacitance from the output pin that would otherwise cause an additional peaking in the gain of +1 frequency response.
d. Connections to other wideband devices on the board may be made with short, direct traces or through onboard transmission lines. For short connections, consider the trace and the input to the next device as a lumped capacitive load. Relatively wide traces ( 50 mils or $1,27 \mathrm{~mm}$ to 100 mils or $2,54 \mathrm{~mm}$ ) should be used, preferably with ground and power planes opened up around them. Estimate the total capacitive load and set $\mathrm{R}_{\mathrm{S}}$ from the plot of Recommended $\mathrm{R}_{\mathrm{S}}$ vs Capacitive Load (Figure 15 for $\pm 5 \mathrm{~V}$ and Figure 30 for +5 V ). Low parasitic capacitive loads (<3pF) may not need an $R_{S}$ because the OPA2690 is nominally compensated to operate with a 2 pF parasitic load. Higher parasitic capacitive loads without an $R_{S}$ are allowed as the signal gain increases (increasing the unloaded phase margin; see Figure 49). If a long trace is required, and the 6dB signal loss intrinsic to a doubly-terminated transmission line is acceptable, implement a matched impedance transmission line using microstrip or stripline techniques (consult an ECL design handbook for microstrip and stripline layout techniques). A $50 \Omega$ environment is normally not necessary on board, and in fact, a higher impedance environment will improve distortion as shown in the distortion versus load plots (Figure 7 for the $\pm 5 \mathrm{v}$ and Figure 32 for the +5 V ). With a characteristic board trace impedance defined (based on board material and trace dimensions), a matching series resistor into the trace from the output of the OPA2690 is used as well as a terminating shunt resistor at the input of the destination device. Remember also that the terminating impedance will be the parallel combination of the shunt resistor and the input impedance of the destination device; this total effective impedance should be set to match the trace impedance. The high output voltage and current capability of the OPA2690 allows multiple destination devices to be handled as separate transmission lines, each with their own series and shunt terminations. If
the 6 dB attenuation of a doubly-terminated transmission line is unacceptable, a long trace can be series-terminated at the source end only. Treat the trace as a capacitive load in this case and set the series resistor value as shown in the plots of Recommended $\mathrm{R}_{\mathrm{S}}$ vs Capacitive Load (Figure 15 for $\pm 5 \mathrm{~V}$ and Figure 30 for +5 V ). This will not preserve signal integrity as well as a doubly-terminated line. If the input impedance of the destination device is low, there will be some signal attenuation due to the voltage divider formed by the series output into the terminating impedance.
e. Socketing a high-speed part like the OPA2690 is not recommended. The additional lead length and pin-to-pin capacitance introduced by the socket can create an extremely troublesome parasitic network which can make it almost impossible to achieve a smooth, stable frequency response. Best results are obtained by soldering the OPA2690 onto the board.

## INPUT AND ESD PROTECTION

The OPA2690 is built using a very high-speed complementary bipolar process. The internal junction breakdown voltages are relatively low for these very small geometry devices. These breakdowns are reflected in the Absolute Maximum Ratings table. All device pins are protected with internal ESD protection diodes to the power supplies, as shown in Figure 54.


Figure 54. Internal ESD Protection
These diodes provide moderate protection to input overdrive voltages above the supplies as well. The protection diodes can typically support 30 mA continuous current. Where higher currents are possible (for example, in systems with $\pm 15 \mathrm{~V}$ supply parts driving into the OPA2690), current-limiting series resistors should be added into the two inputs. Keep these resistor values as low as possible since high values degrade both noise performance and frequency response.
SBOS238G -JUNE 2002-REVISED MARCH 2010

## REVISION HISTORY

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.
Changes from Revision F (August 2008) to Revision G Page

- Changed data sheet format to current standards ..... 1
- Changed Related Products table ..... 1
- Deleted Lead Temperature specification from Absolute Maximum Ratings table ..... 2
- Changed test levels for Slew Rate, 2nd-Harmonic, and Channel-to-Channel Crosstalk parameters ..... 3
- Changed test level for Control Pin Input Bias Current parameter ..... 5
- Changed circuit within Figure 5 ..... 7
- Added Figure 25, Noninverting Overdrive Recovery graph ..... 11
- Changed $\mathrm{V}_{\mathrm{O}}$ to $\mathrm{V}_{\mathrm{I}}$ in Figure 53 ..... 26
Changes from Revision E (May 2006) to Revision F Page
- Changed Storage Temperature minimum value from $-40^{\circ} \mathrm{C}$ to $-65^{\circ} \mathrm{C}$ ..... 2

INSTRUMENTS

## PACKAGING INFORMATION

| Orderable Device | Status <br> (1) | Package Type | Package Drawing | Pins | Package Qty | Eco Plan <br> (2) | Lead finish/ Ball material <br> (6) | MSL Peak Temp <br> (3) | Op Temp ( ${ }^{\circ} \mathrm{C}$ ) | Device Marking (4/5) | Samples |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| OPA26901-14D | ACTIVE | SOIC | D | 14 | 50 | RoHS \& Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | OPA2690 | Samples |
| OPA2690I-14DR | ACTIVE | SOIC | D | 14 | 2500 | RoHS \& Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | OPA2690 | Samples |
| OPA2690ID | ACTIVE | SOIC | D | 8 | 75 | RoHS \& Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | $\begin{aligned} & \text { OPA } \\ & 2690 \end{aligned}$ | Samples |
| OPA2690IDG4 | LIFEBUY | SOIC | D | 8 | 75 | RoHS \& Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | $\begin{aligned} & \text { OPA } \\ & 2690 \\ & \hline \end{aligned}$ |  |
| OPA2690IDR | ACTIVE | SOIC | D | 8 | 2500 | RoHS \& Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | $\begin{aligned} & \text { OPA } \\ & 2690 \end{aligned}$ | Samples |

${ }^{(1)}$ The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
${ }^{(2)}$ RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed $0.1 \%$ by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".
RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption
Green: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the $<=1000 \mathrm{ppm}$ threshold requirement.
${ }^{(3)}$ MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
${ }^{(4)}$ There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
${ }^{(5)}$ Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a " $\sim$ " will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
${ }^{(6)}$ Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

TAPE AND REEL INFORMATION


TAPE DIMENSIONS


| A0 | Dimension designed to accommodate the component width |
| :---: | :--- |
| B0 | Dimension designed to accommodate the component length |
| K0 | Dimension designed to accommodate the component thickness |
| W | Overall width of the carrier tape |
| P1 | Pitch between successive cavity centers |

Reel Width (W1)
QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE

*All dimensions are nominal

| Device | Package <br> Type | Package <br> Drawing | Pins | SPQ | Reel <br> Diameter <br> $(\mathbf{m m})$ | Reel <br> Width <br> W1 $(\mathbf{m m})$ | A0 <br> $(\mathbf{m m})$ | B0 <br> $(\mathbf{m m})$ | K0 <br> $(\mathbf{m m})$ | P1 <br> $(\mathbf{m m})$ | W <br> $(\mathbf{m m})$ | Pin1 <br> Quadrant |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| OPA26901-14DR | SOIC | D | 14 | 2500 | 330.0 | 16.4 | 6.5 | 9.0 | 2.1 | 8.0 | 16.0 | Q1 |
| OPA2690IDR | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 |


*All dimensions are nominal

| Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| OPA2690I-14DR | SOIC | D | 14 | 2500 | 356.0 | 356.0 | 35.0 |
| OPA2690IDR | SOIC | D | 8 | 2500 | 356.0 | 356.0 | 35.0 |

## TUBE



- B - Alignment groove width
*All dimensions are nominal

| Device | Package Name | Package Type | Pins | SPQ | $\mathbf{L}(\mathbf{m m})$ | $\mathbf{W}(\mathbf{m m})$ | $\mathbf{T}(\boldsymbol{\mu m})$ | $\mathbf{B}(\mathbf{m m})$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| OPA2690I-14D | D | SOIC | 14 | 50 | 506.6 | 8 | 3940 | 4.32 |
| OPA2690ID | D | SOIC | 8 | 75 | 506.6 | 8 | 3940 | 4.32 |
| OPA2690IDG4 | D | SOIC | 8 | 75 | 506.6 | 8 | 3940 | 4.32 |

D (R-PDSO-G14)
PLASTIC SMALL OUTLINE


NOTES: A. All linear dimensions are in inches (millimeters).
B. This drawing is subject to change without notice.

C Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed $0.006(0,15)$ each side.
(D) Body width does not include interlead flash. Interlead flash shall not exceed $0.017(0,43)$ each side.
E. Reference JEDEC MS-012 variation AB.

D (R-PDSO-G14)


NOTES: A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.
C. Publication IPC-7351 is recommended for alternate designs.
D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.


NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed . 006 [0.15] per side.
4. This dimension does not include interlead flash.
5. Reference JEDEC registration MS-012, variation AA.


SOLDER MASK DETAILS

NOTES: (continued)
6. Publication IPC-7351 may have alternate designs.
7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.


NOTES: (continued)
8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
9. Board assembly site may have different recommendations for stencil design.

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.
These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.
These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other Tl intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

Tl's products are provided subject to Tl's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for TI products.
TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2023, Texas Instruments Incorporated

