# Triple, Ultra-Wideband, Fixed-Gain, VIDEO BUFFER with Disable 

## FEATURES

- 650MHz BANDWIDTH ( $\mathrm{G}=+\mathbf{+}$ )
- FIXED GAIN OF $\pm 1$ or +2
- OUTPUT VOLTAGE SWING: $\pm 4.1 \mathrm{~V}$
- ULTRA-HIGH SLEW RATE: 2500V/ $\mu \mathrm{s}$
- 3RD-ORDER INTERCEPT: > 40dBm (f < 50MHz)
- LOW POWER: 130mW/channel
- LOW DISABLED POWER: $0.4 \mathrm{~mW} / \mathrm{channel}$


## APPLICATIONS

- MULTIPLE LINE VIDEO DISTRIBUTION AMPLIFIER (DA)
- PORTABLE INSTRUMENTS
- BROADBAND VIDEO LINE DRIVERS
- ADC BUFFERS
- HIGH-FREQUENCY ACTIVE FILTERS



## DESCRIPTION

The OPA3693 provides an easy to use, broadband, triple, fixed-gain buffer amplifier. Depending on the external connections, the internal resistor network may be used to provide either a fixed gain of +2 video buffer or a gain of +1 or -1 voltage buffer. The OPA3693 offers a slew rate ( $2500 \mathrm{~V} / \mu \mathrm{s}$ ) and bandwidth (> 800MHz) normally associated with a much higher supply current. A new output stage architecture delivers high output current with a minimal headroom and crossover distortion. This combination of features makes the OPA3693 an ideal RGB line driver or single-supply undersampling analog-to-digital converter (ADC) input driver.
The OPA3693 13mA/channel supply current is precisely trimmed at $+25^{\circ} \mathrm{C}$. This trim, along with a low temperature drift, gives lower system power over temperature. System power can be further reduced using the optional disable control pin. Leaving this pin open, or holding it HIGH, gives normal operation. If pulled LOW, the OPA3693 supply current drops to less than $130 \mu \mathrm{~A} /$ channel. This power-saving feature, along with exceptional single +5 V operation, make the OPA3693 ideal for portable applications. The OPA3693 is available in an SSOP-16 package.

OPA3693 RELATED PRODUCTS

| FEATURE | SINGLES | DUALS | TRIPLES |
| :---: | :---: | :---: | :---: |
| Voltage <br> Feedback | OPA690 | OPA2690 | OPA3690 |
| Current <br> Feedback | OPA691 | OPA2691 | OPA3691 |
| Fixed Gain | OPA692 | - | OPA3692 |
| Fixed Gain | OPA693 | - | - |
| $>900 \mathrm{MHz}$ | OPA695 | OPA2695 | OPA3695 |

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.
All trademarks are the property of their respective owners.

This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

ORDERING INFORMATION ${ }^{(1)}$

| PRODUCT | PACKAGE | PACKAGE <br> DESIGNATOR | SPECIFIED <br> TEMPERATURE <br> RANGE | PACKAGE <br> MARKING | ORDERING <br> NUMBER | TRANSPORT MEDIA, <br> QUANTITY |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| OPA3693 | SSOP-16 | DBQ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | OP3693 | OPA3693IDBQ | Rail, 75 |
|  | OPA3693IDBQR | Tape and Reel, 2500 |  |  |  |  |

(1) For the most current package and ordering information see the Package Option Addendum at the end of this document, or see the TI web site at WWW.ti.com

ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| Power Supply | $\pm 6.5 \mathrm{~V}_{\mathrm{DC}}$ |
| :--- | ---: |
| Internal Power Dissipation | See Thermal Analysis |
| Differential Input Voltage | $\pm 1.2 \mathrm{~V}$ |
| Input Common-Mode Voltage Range | $\pm \mathrm{V}_{\mathrm{S}}$ |
| Storage Temperature Range | $+65^{\circ} \mathrm{C} \mathrm{to}+125^{\circ} \mathrm{C}$ |
| Lead Temperature (soldering, 10s) | $+300^{\circ} \mathrm{C}$ |
| Maximum Junction <br> Temperature, $T_{J}$ | Peak |
|  | Continuous Operation, Long-Term Reliability |
| ESD Rating | Human Body Model (HBM) |
|  | Charge Device Model (CDM) |

(1) Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may degrade device reliability. These are stress ratings only, and functional operation of the device at these and any other conditions beyond those specified is not supported.
Top View SSOP

## ELECTRICAL CHARACTERISTICS: $\mathrm{V}_{\mathrm{S}}= \pm 5 \mathrm{~V}$

Boldface limits are tested at $+25^{\circ} \mathrm{C}$.
At $G=+2(-I N$ grounded $)$ and $R_{L}=100 \Omega$, unless otherwise noted.

| PARAMETER | CONDITIONS | OPA3693IDBQ |  |  |  |  |  | TEST LEVEL (1) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{gathered} \text { TYP } \\ +25^{\circ} \mathrm{C} \end{gathered}$ | MIN/MAX OVER TEMPERATURE |  |  |  |  |  |
|  |  |  | $+25^{\circ}{ }^{(2)}$ | $\begin{gathered} 0^{\circ} \mathrm{C} \text { to } \\ +70^{\circ} \mathrm{C}^{(3)} \end{gathered}$ | $\begin{aligned} & -40^{\circ} \mathrm{C} \text { to } \\ & +85^{\circ} \mathrm{C} \end{aligned}$ | UNITS | $\begin{aligned} & \text { MIN/ } \\ & \text { MAX } \end{aligned}$ |  |
| AC PERFORMANCE <br> Small-Signal Bandwidth $\left(\mathrm{V}_{\mathrm{O}}=1.0 \mathrm{~V}_{\mathrm{PP}}\right)$ | $\begin{aligned} & \mathrm{G}=+1 \\ & \mathrm{G}=+2 \\ & \mathrm{G}=-1 \end{aligned}$ |  |  |  |  |  |  |  |
|  |  |  |  |  |  | MHz | typ | C |
|  |  | 650 | 500 | 480 | 470 | MHz | min | B |
|  |  | 650 | 500 | 480 | 470 | MHz | min | B |
| Bandwidth for 0.2dB Gain Flatness | $\mathrm{V}_{\mathrm{O}}=1.0 \mathrm{~V}_{\mathrm{PP}}$ | $320$ | 120 | 110 | 105 | MHz | min | B |
| Peaking at a Gain of +1 | $\mathrm{V}_{\mathrm{O}}=1.0 \mathrm{~V}_{\mathrm{PP}}$ | $\begin{gathered} 3 \\ 380 \end{gathered}$ | 4.3 | 5.3 | 5.7 | dB | max | B |
| Large-Signal Bandwidth | $\mathrm{V}_{\mathrm{O}}=4 \mathrm{~V}_{\mathrm{PP}}$ |  |  |  |  | MHz | typ | C |
| Slew Rate | $\mathrm{V}_{\mathrm{O}}=4 \mathrm{~V}$ Step | 2500 | 2200 | 2100 | 2000 | V/us | min | B |
| Rise-and-Fall Time | $\mathrm{V}_{\mathrm{O}}=0.5 \mathrm{~V}$ Step | 0.6 | 0.8 | 0.8 | 0.9 | ns | max | B |
|  | $\mathrm{V}_{\mathrm{O}}=5 \mathrm{~V}$ Step | 1.2 | 1.3 | 1.3 | 1.4 | ns | max | B |
| Settling Time to 0.02\% | $\mathrm{V}_{\mathrm{O}}=2 \mathrm{~V}$ Step | 16 |  |  |  | ns | typ | C |
| Settling Time to 0.1\% | $\mathrm{V}_{\mathrm{O}}=2 \mathrm{~V}$ Step | 12 |  |  |  | ns | typ | C |
| Harmonic Distortion | $f=10 \mathrm{MHz}, \mathrm{V}_{\mathrm{O}}=2 \mathrm{~V}_{P P}$ | -75 |  |  |  |  |  |  |
| 2nd-Harmonic | $R_{L}=100 \Omega$ |  | -66 | -65 | -64 | dBc | max | B |
|  | $R_{L} \geq 500 \Omega$ | -80 | -78 | -77 | -76 | dBc | max | B |
| 3rd-Harmonic | $R_{L}=100 \Omega$ | -78 | -75 | -65 | -64 | dBc | max | B |
|  | $R_{L} \geq 500 \Omega$ | -84 | -80 | -79 | -76 | dBc | max | B |
| Input Voltage Noise | $f>1 \mathrm{MHz}$ | 1.8 | 2 | 2.7 | 2.9 | $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ | max | B |
| Noninverting Input Current Noise | $f>1 \mathrm{MHz}$ | 18 | 19 | 21 | 22 | $\mathrm{pA} / \sqrt{\mathrm{Hz}}$ | max | B |
| Inverting Input Current Noise (internal) | $f>1 \mathrm{MHz}$ | 22 | 24 | 26 | 27 | $\mathrm{pA} / \sqrt{\mathrm{Hz}}$ | max | B |
| Differential Gain | NTSC, $R_{L}=150 \Omega$ | 0.03 |  |  |  | \% | typ | C |
|  | NTSC, $\mathrm{R}_{\mathrm{L}}=37.5 \Omega$ | 0.03 |  |  |  | \% | typ | C |
| Differential Phase | NTSC, $R_{L}=150 \Omega$ | 0.01 |  |  |  | deg | typ | C |
|  | NTSC, $\mathrm{R}_{\mathrm{L}}=37.5 \Omega$ | 0.1 |  |  |  | deg | typ | C |
| Crosstalk (2 channels driven) | $f=10 \mathrm{MHz}$ | -65 |  |  |  | dBc | typ | C |
| DC PERFORMANCE ${ }^{(4)}$ |  |  |  |  |  |  |  |  |
| Gain Error | $\mathrm{G}=+1$ | $\pm 0.7$ |  |  |  | \% | typ | C |
|  | $G=+2$ | $\pm 0.6$ | $\pm 1.0$ | 1.1 | 1.2 | \% | max | A |
|  | $G=-1, R_{s}=0 \Omega$ | $\pm 0.5$ | $\pm 0.9$ | 1.0 | 1.1 | \% | max | B |
| Internal $\mathrm{R}_{\mathrm{F}}$ and $\mathrm{R}_{\mathrm{G}}$ |  |  |  |  |  |  |  |  |
| Maximum |  | 300 | 341 | 345 | 347 | $\Omega$ | max | A |
| Minimum |  | 300 | 264 | 260 | 258 | $\Omega$ | min | A |
| Input Offset Voltage | $\mathrm{V}_{\mathrm{CM}}=0 \mathrm{~V}$ | $\pm 0.6$ | $\pm 3.5$ | $\pm 3.7$ | $\pm 4.0$ | mV | max | A |
| Average Offset Voltage Drift | $\mathrm{V}_{\mathrm{CM}}=0 \mathrm{~V}$ | +15 |  | $\pm 8$ | $\pm 8$ | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ | max | B |
| Noninverting Input Bias Current | $\mathrm{V}_{\mathrm{CM}}=0 \mathrm{~V}$ |  | $\pm 35$ | $\pm 43$ | $\pm 45$ | $\mu \mathrm{A}$ | max | A |
| Average Noninverting Input Bias Current Drift | $\mathrm{V}_{\mathrm{CM}}=0 \mathrm{~V}$ | $\pm 20$ |  | 170 | 170 | $\mathrm{nA} /{ }^{\circ} \mathrm{C}$ | max | B |
| Inverting Input Bias Current (internal) | $\mathrm{V}_{\mathrm{CM}}=0 \mathrm{~V}$ |  | $\pm 50$ | $\pm 52$ | $\pm 54$ | $\mu \mathrm{A}$ | max | A |
| Average Inverting Input Bias Current Drift | $\mathrm{V}_{\mathrm{CM}}=0 \mathrm{~V}$ |  |  | 50 | 60 | $n A /{ }^{\circ} \mathrm{C}$ | max | B |

(1) Test levels: (A) $100 \%$ tested at $+25^{\circ} \mathrm{C}$. Over temperature limits set by characterization and simulation. (B) Limits set by characterization and simulation. (C) Typical value only for information.
(2) Junction temperature $=$ ambient for $+25^{\circ} \mathrm{C}$ specifications.
(3) Junction temperature $=$ ambient at low temperature limits; junction temperature $=$ ambient $+27^{\circ} \mathrm{C}$ at high temperature limit for over temperature specifications.
(4) Current is considered positive out of pin.

## ELECTRICAL CHARACTERISTICS: $\mathrm{V}_{\mathrm{s}}= \pm 5 \mathrm{~V}$ (continued)

Boldface limits are tested at $+25^{\circ} \mathrm{C}$.
At $G=+2\left(-I N\right.$ grounded) and $R_{L}=100 \Omega$, unless otherwise noted.

| PARAMETER | CONDITIONS | OPA3693IDBQ |  |  |  |  |  | TEST LEVEL (1) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | TYP | MIN/MAX OVER TEMPERATURE |  |  |  |  |  |
|  |  | $+25^{\circ} \mathrm{C}$ | $\underline{+25}{ }^{\circ}{ }^{(2)}$ | $\begin{gathered} 0^{\circ} \mathrm{C} \text { to } \\ +70^{\circ} \mathrm{C}^{(3)} \end{gathered}$ | $\begin{aligned} & -40^{\circ} \mathrm{C} \text { to } \\ & +85^{\circ} \mathrm{C} \end{aligned}$ | UNITS | $\begin{aligned} & \text { MIN/ } \\ & \text { MAX } \end{aligned}$ |  |
| INPUT <br> Common-Mode Input Voltage Range (CMIR) <br> Noninverting Input Impedance |  | $\begin{gathered} \pm 3.4 \\ 300\|\mid 1.2 \end{gathered}$ | $\pm 3.3$ | $\pm 3.2$ | $\pm 3.2$ | $\begin{gathered} \mathrm{V} \\ \mathrm{k} \Omega \\| \mathrm{pF} \end{gathered}$ | $\begin{aligned} & \text { min } \\ & \text { typ } \end{aligned}$ | $\begin{aligned} & \text { B } \\ & \text { C } \end{aligned}$ |
| OUTPUT <br> Voltage Output Swing <br> Current Output: Sinking, Sourcing <br> Closed-Loop Output Impedance | No Load <br> $100 \Omega$ Load $\begin{aligned} V_{\mathrm{O}} & =0 \\ \mathrm{G}=+2, \mathrm{f} & =100 \mathrm{kHz} \end{aligned}$ | $\begin{gathered} \pm 4.1 \\ \pm 3.8 \\ \pm 100 \\ 0.18 \end{gathered}$ | $\begin{aligned} & \pm 3.9 \\ & \pm 3.7 \\ & \pm 85 \end{aligned}$ | $\begin{gathered} \pm 3.9 \\ \pm 3.7 \\ \pm 80 \end{gathered}$ | $\begin{gathered} \pm 3.8 \\ \pm 3.7 \\ \pm 70 \end{gathered}$ | $\begin{gathered} \mathrm{V} \\ \mathrm{~V} \\ \mathrm{~mA} \\ \Omega \end{gathered}$ | min <br> min <br> min <br> typ | $\begin{aligned} & \mathrm{A} \\ & \mathrm{~A} \\ & \mathrm{~A} \\ & \mathrm{C} \end{aligned}$ |
| DISABLE (Disabled LOW) <br> Power-Down Supply Current (+ $\mathrm{V}_{\mathrm{S}}$ ) <br> Disable Time <br> Enable Time <br> Off Isolation <br> Output Capacitance in Disable <br> Turn-On Glitch <br> Turn-Off Glitch <br> Enable Voltage <br> Disable Voltage <br> Control Pin Input Bias Current ( $\overline{\mathrm{DIS}}$ ) | $\begin{gathered} V_{\overline{\mathrm{DIS}}}=0, \text { All Channels } \\ \mathrm{V}_{\mathrm{IN}}= \pm 0.25 \mathrm{~V}_{\mathrm{DC}} \\ \mathrm{~V}_{\mathrm{IN}}= \pm 0.25 \mathrm{~V}_{\mathrm{DC}} \\ \mathrm{G}=+2,10 \mathrm{MHz} \\ \mathrm{G}=+2, \mathrm{~V}_{\mathrm{IN}}=0 \\ \mathrm{G}=+2, \mathrm{~V}_{\mathbb{I N}}=0 \end{gathered}$ <br> $V_{\overline{D I S}}=0$, Each Channel | -390 1 25 70 4 $\pm 100$ $\pm 20$ 3.3 1.8 75 | $-600$ <br> 3.5 <br> 1.7 <br> 130 | $-650$ <br> 3.6 <br> 1.6 <br> 143 | $-665$ <br> 3.7 <br> 1.5 <br> 149 | $\mu \mathrm{A}$ $\mu \mathrm{s}$ ns dB pF mV $m V$ V V $\mu \mathrm{A}$ | typ <br> typ <br> typ <br> typ <br> typ <br> typ <br> typ <br> min <br> max <br> max | $\begin{aligned} & \mathrm{A} \\ & \mathrm{C} \\ & \mathrm{C} \\ & \mathrm{C} \\ & \mathrm{C} \\ & \mathrm{C} \\ & \mathrm{C} \\ & \mathrm{~A} \\ & \mathrm{~A} \\ & \hline \end{aligned}$ |
| POWER SUPPLY <br> Specified Operating Voltage <br> Minimum Operating Voltage <br> Maximum Operating Voltage <br> Maximum Quiescent Current <br> Minimum Quiescent Current <br> Power-Supply Rejection Ratio (-PSRR) | $\begin{gathered} \mathrm{V}_{\mathrm{S}}= \pm 5 \mathrm{~V} \\ \mathrm{~V}_{\mathrm{S}}= \pm 5 \mathrm{~V} \\ \text { Input-Referred, } \mathrm{f}<100 \mathrm{kHz} \end{gathered}$ | $\begin{aligned} & \pm 5 \\ & \\ & 39 \\ & 39 \\ & 62 \end{aligned}$ | $\begin{gathered} \pm 1.75 \\ \pm 6 \\ 41 \\ 37.5 \\ 52 \end{gathered}$ | $\begin{gathered} \pm 1.8 \\ \pm 6 \\ 42.2 \\ 34.8 \\ 50 \\ \hline \end{gathered}$ | $\begin{gathered} \pm 1.9 \\ \pm 6 \\ 43.5 \\ 33 \\ 49 \\ \hline \end{gathered}$ | $\begin{gathered} \mathrm{V} \\ \mathrm{~V} \\ \mathrm{~V} \\ \mathrm{~mA} \\ \mathrm{~mA} \\ \mathrm{~dB} \end{gathered}$ | typ <br> min <br> max <br> max <br> min <br> typ | $\begin{aligned} & \mathrm{C} \\ & \mathrm{~B} \\ & \mathrm{~A} \\ & \mathrm{~A} \\ & \mathrm{~A} \\ & \mathrm{~A} \end{aligned}$ |
| TEMPERATURE RANGE <br> Specification: IDBQ <br> Thermal Resistance, $\theta_{\mathrm{JA}}$ DBQ SSOP-16 | Junction-to-Ambient | $\begin{gathered} -40 \text { to }+85 \\ 80 \end{gathered}$ |  |  |  | ${ }^{\circ} \mathrm{C}$ ${ }^{\circ} \mathrm{C} / \mathrm{W}$ | typ <br> typ | C C |

## ELECTRICAL CHARACTERISTICS: $\mathrm{V}_{\mathrm{S}}=+5 \mathrm{~V}$

## Boldface limits are tested at $+25^{\circ} \mathrm{C}$.

At $G=+2(-I N$ grounded $)$ and $R_{L}=100 \Omega$ to $V_{S} / 2$, unless otherwise noted.

| PARAMETER | CONDITIONS | OPA3693IDBQ |  |  |  |  |  | TEST LEVEL (1) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | TYP$+25^{\circ} \mathrm{C}$ | MIN/MAX OVER TEMPERATURE |  |  |  |  |  |
|  |  |  | $+25^{\circ}{ }^{(2)}$ | $\begin{gathered} 0^{\circ} \mathrm{C} \text { to } \\ +70^{\circ} \mathrm{C}^{(3)} \end{gathered}$ | $\begin{aligned} & -40^{\circ} \mathrm{C} \text { to } \\ & +85^{\circ} \mathrm{C}^{(3)} \end{aligned}$ | UNITS | $\begin{aligned} & \text { MIN/ } \\ & \text { MAX } \end{aligned}$ |  |
| AC PERFORMANCE (see Figure 29) <br> Small-Signal Bandwidth $\left(\mathrm{V}_{\mathrm{O}}=0.5 \mathrm{~V}_{\mathrm{PP}}\right)$ |  | $\begin{aligned} & 600 \\ & 500 \end{aligned}$ | 400 | 390 | 380 | $\mathrm{MHz}$$\mathrm{MHz}$ | $\begin{aligned} & \text { typ } \\ & \text { min } \end{aligned}$ | C |
|  | $\mathrm{G}=+1$ |  |  |  |  |  |  |  |
|  | $G=+2$ |  |  |  |  |  |  | B |
|  | $\mathrm{G}=-1$ | 450 |  |  |  |  |  | C |
| Bandwidth for 0.2dB Gain Flatness | $\mathrm{V}_{\mathrm{O}}<0.5 \mathrm{~V}_{\mathrm{PP}}$ | 280 | 110 | 100 | 96 | $\mathrm{MHz}$ <br> dB | min | B |
| Peaking at a Gain of +1 | $\mathrm{V}_{\mathrm{O}}<0.5 \mathrm{~V}_{\mathrm{PP}}$ | 2.2 | 2.9 | 3.9 | 4.2 |  |  | B |
| Large-Signal Bandwidth | $\mathrm{V}_{\mathrm{O}}=2 \mathrm{~V}_{\mathrm{PP}}$ | 425 |  |  |  | dB <br> MHz | typ | C |
| Slew Rate | 2 V Step | 1500 | 1200 | 1100 | 1000 | V/ $\mu \mathrm{s}$ <br> ns | min | B |
| Rise-and-Fall Time | $\mathrm{V}_{\mathrm{O}}=0.5 \mathrm{~V}$ Step | 0.8 |  |  |  |  | typ | C |
|  | $\mathrm{V}_{\mathrm{O}}=2 \mathrm{~V}$ Step | 1.0 |  |  |  | ns | typ | C |
| Settling Time to 0.02\% | $\mathrm{V}_{\mathrm{O}}=2 \mathrm{~V}$ Step | 16 |  |  |  | ns | typ | C |
| Settling Time to 0.1\% | $\mathrm{V}_{\mathrm{O}}=2 \mathrm{~V}$ Step | 12 |  |  |  | ns | typ | C |
| Harmonic Distortion | $f=10 \mathrm{MHz}, \mathrm{V}_{\mathrm{O}}=2 \mathrm{~V}_{P P}$ |  |  |  |  |  |  |  |
| 2nd-Harmonic | $R_{L}=100 \Omega$ to $V_{S} / 2$ | -72 | -62 | -62 | -61 | dBc | max | B |
|  | $R_{L} \geq 500 \Omega$ to $V_{S} / 2$ | -73 | -67 | -66 | -66 | dBc | max | B |
| 3rd-Harmonic | $R_{L}=100 \Omega$ to $V_{S} / 2$ | -67 | -62 | -61 | -60 | dBc | max | B |
|  | $\mathrm{R}_{\mathrm{L}} \geq 500 \Omega$ to $\mathrm{V}_{\mathrm{S}} / 2$ | -67 | -62 | -61 | -60 | dBc | max | B |
| Input Voltage Noise | $f>1 \mathrm{MHz}$ | 1.8 | 2 | 2.7 | 2.9 | $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ | max | B |
| Noninverting Input Current Noise | $\mathrm{f}>1 \mathrm{MHz}$ | 18 | 19 | 21 | 22 | $\mathrm{pA} / \sqrt{\mathrm{Hz}}$ | max | B |
| Inverting Input Current Noise (internal) | $\mathrm{f}>1 \mathrm{MHz}$ | 22 | 24 | 26 | 27 | $\mathrm{pA} / \sqrt{\mathrm{Hz}}$ | max | B |
| DC PERFORMANCE ${ }^{(4)}$ |  |  |  |  |  |  |  |  |
| Gain Error | $\mathrm{G}=+1$ | $\pm 0.8$ | $\pm 1.2$ | +1.3 | $\pm 1.4$ | \% | typ | C |
|  | $\mathrm{G}=+2$ | $\pm 0.6$ |  |  |  | \% | max | A |
|  | $\mathrm{G}=-1, \mathrm{R}_{\mathrm{s}}=0 \Omega$ | $\pm 0.5$ |  |  | $\pm 1.3$ | \% | max | B |
| Internal $\mathrm{R}_{\mathrm{F}}$ and $\mathrm{R}_{\mathrm{G}}$ |  | 300 |  | 345 | 347 | $\Omega$ | max | A |
| Maximum |  |  | 341 |  |  |  |  |  |
| Minimum |  | 300 | 264 | 260 | 258 | $\Omega$ | min | A |
| Input Offset Voltage | $\mathrm{V}_{\mathrm{CM}}=\mathrm{V}_{\mathrm{S}} / 2$ | $\pm 0.6$ | $\pm 3.5$ | $\pm 4.0$ | $\pm 4.2$ | mV | max | A |
| Average Offset Voltage Drift | $\mathrm{V}_{\mathrm{CM}}=\mathrm{V}_{\mathrm{S}} / 2$ | $\pm 5$ | $\pm 25$ | $\begin{aligned} & \pm 12 \\ & \pm 33 \end{aligned}$ | $\pm 12$ | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ $\mu \mathrm{A}$ | max | B |
| Noninverting Input Bias Current | $\mathrm{V}_{\mathrm{CM}}=\mathrm{V}_{\mathrm{S}} / 2$ |  |  |  | $\pm 35$ |  | max | A |
| Average Noninverting Input Bias Current Drift | $\mathrm{V}_{\mathrm{CM}}=\mathrm{V}_{\mathrm{S}} / 2$ | $\pm 20$ |  | $\begin{gathered} \pm 170 \\ \pm 52 \\ \pm 50 \end{gathered}$ | $\begin{gathered} \pm 170 \\ \pm 54 \\ \pm 60 \end{gathered}$ | $\begin{gathered} \mathrm{nA} /{ }^{\circ} \mathrm{C} \\ \mu \mathrm{~A} \\ \mathrm{nA} /{ }^{\circ} \mathrm{C} \end{gathered}$ | max <br> max <br> max | B <br> A <br> B |
| Inverting Input Bias Current (internal) | $\mathrm{V}_{\mathrm{CM}}=\mathrm{V}_{\mathrm{S}} / 2$ |  | $\pm 50$ |  |  |  |  |  |
| Average Inverting Input Bias Current Drift | $\mathrm{V}_{\mathrm{CM}}=\mathrm{V}_{\mathrm{S}} / 2$ |  |  |  |  |  |  |  |

(1) Test levels: (A) $100 \%$ tested at $+25^{\circ} \mathrm{C}$. Over temperature limits set by characterization and simulation. (B) Limits set by characterization and simulation. (C) Typical value only for information.
(2) Junction temperature $=$ ambient for $+25^{\circ} \mathrm{C}$ specifications.
(3) Junction temperature $=$ ambient at low temperature limits; junction temperature $=$ ambient $+14^{\circ} \mathrm{C}$ at high temperature limit for over temperature specifications.
(4) Current is considered positive out of pin.

## ELECTRICAL CHARACTERISTICS: $\mathrm{V}_{\mathrm{s}}=+5 \mathrm{~V}$ (continued)

Boldface limits are tested at $+25^{\circ} \mathrm{C}$.
At $G=+2(-I N$ grounded $)$ and $R_{L}=100 \Omega$ to $V_{S} / 2$, unless otherwise noted.


TYPICAL CHARACTERISTICS: $\pm 5 \mathrm{~V}$
At $G=+2(-I N$ grounded $)$ and $R_{L}=100 \Omega$, unless otherwise noted.


Figure 1.


Figure 3.


Figure 5.

NONINVERTING LARGE-SIGNAL FREQUENCY RESPONSE


Figure 2.


Figure 4.
GAIN OF +1 PULSE RESPONSE


Figure 6.

## TYPICAL CHARACTERISTICS: $\pm 5 \mathrm{~V}$ (continued)

At $G=+2(-I N$ grounded $)$ and $R_{L}=100 \Omega$, unless otherwise noted.


Figure 7.
10MHz HARMONIC DISTORTION vs
OUTPUT VOLTAGE


Figure 9.


Figure 11.


Figure 8.


Figure 10.


Figure 12.

## TYPICAL CHARACTERISTICS: $\pm 5 \mathrm{~V}$ (continued)

At $G=+2(-I N$ grounded $)$ and $R_{L}=100 \Omega$, unless otherwise noted.


Figure 13.


Figure 15.


Figure 17.


Figure 14.
SMALL-SIGNAL FREQUENCY RESPONSE vs CAPACITIVE LOAD


Figure 16.


Figure 18.

## TYPICAL CHARACTERISTICS: $\pm 5 \mathrm{~V}$ (continued)

At $G=+2(-I N$ grounded $)$ and $R_{L}=100 \Omega$, unless otherwise noted.


Figure 19.


Figure 21.


Figure 23.


Figure 20.


Figure 22.


Figure 24.

## TYPICAL CHARACTERISTICS: $\pm 5 \mathrm{~V}$ (continued)

At $G=+2(-I N$ grounded $)$ and $R_{L}=100 \Omega$, unless otherwise noted.


Figure 25.


Figure 27.


Figure 29.

COMMON-MODE INPUT AND OUTPUT SWING vs SUPPLY VOLTAGE


Figure 26.
LARGE-SIGNAL DISABLE/ENABLE RESPONSE


Figure 28.
OUTPUT RETURN LOSS vs FREQUENCY (S22)


Figure 30.

## TYPICAL CHARACTERISTICS: $\pm 5 \mathrm{~V}$ (continued)

At $G=+2(-I N$ grounded $)$ and $R_{L}=100 \Omega$, unless otherwise noted.


Figure 31.

TYPICAL CHARACTERISTICS: +5V
At $G=+2 V / V\left(-I N\right.$ grounded) and $R_{L}=100 \Omega$ to $V_{S} / 2$, unless otherwise noted.


Figure 32.


Figure 34.


Figure 36.


Figure 33.


Figure 35.


Figure 37.

## TYPICAL CHARACTERISTICS: +5V (continued)

At $G=+2 \mathrm{~V} / \mathrm{V}\left(-\mathrm{IN}\right.$ grounded) and $\mathrm{R}_{\mathrm{L}}=100 \Omega$ to $\mathrm{V}_{\mathrm{S}} / 2$, unless otherwise noted.


Figure 38.


Figure 40.

HARMONIC DISTORTION vs OUTPUT VOLTAGE


Figure 39.
2-TONE, 3RD-ORDER INTERMODULATION INTERCEPT


Figure 41.

## APPLICATION INFORMATION

## WIDEBAND BUFFER OPERATION

The OPA3693 gives the exceptional ac performance of a wideband current-feedback op amp with a highly linear output stage. It features internal $R_{F}$ and $R_{G}$ resistors, making it a simple matter to select a gain of $+2 \mathrm{~V} / \mathrm{V},+1 \mathrm{~V} / \mathrm{V}$, or $-1 \mathrm{~V} / \mathrm{V}$ with no external resistors. Requiring only $13 \mathrm{~mA} / \mathrm{ch}$ supply current, the OPA3693 output swings to within 1 V of either supply with > 650 MHz small-signal bandwidth and > 250 MHz delivering $7 \mathrm{~V}_{\mathrm{PP}}$ into a $100 \Omega$ load. This low output headroom in a very high-speed amplifier gives remarkable single +5 V operation. The OPA3693 delivers $2 V_{\text {PP }}$ swing with $>400 \mathrm{MHz}$ bandwidth operating on a single +5 V supply. The primary advantage of a current-feedback fixed-gain video buffer (as opposed to a slew-enhanced, low-gain, stable voltage-feedback implementation) is a higher slew rate with lower quiescent power and output noise.

Figure 42 shows the dc-coupled, gain of $+2 \mathrm{~V} / \mathrm{V}$, dual power-supply circuit configuration used as the basis for the $\pm 5 \mathrm{~V}$ Electrical Characteristics table and Typical Characteristics curves. For test purposes, the input impedance is set to $50 \Omega$ with a resistor to ground and the output impedance is set to $50 \Omega$ with a series output resistor. Voltage swings reported in the specifications are taken directly at the input and output pins while load powers (dBm) are defined at a matched $50 \Omega$ load. For the circuit of Figure 42 the total effective load is $100 \Omega \| 600 \Omega=85.7 \Omega$. The disable control line ( $\overline{\mathrm{DIS}}$ ) is typically left open to ensure normal amplifier operation. In addition to the usual power-supply decoupling capacitors to ground, a $0.01 \mu \mathrm{~F}$ capacitor can be included between the two power-supply pins. This optional added capacitor typically improves the 2nd-harmonic distortion performance by 3 dB to 6 dB .

Figure 43 shows the DC-coupled, gain of $+1 \mathrm{~V} / \mathrm{V}$ buffer configuration used as a starting point for the gain of +5 V Typical Characteristic curves. In this case, the inverting input resistor, $R_{G}$, is left open giving a very broadband gain of $+1 \mathrm{~V} / \mathrm{V}$ performance. While the test circuit shows a $50 \Omega$ input resistor, a buffer application is typically transforming from a source that cannot drive a heavy load to a $100 \Omega$ load, such as shown in Figure 43. The noninverting input impedance of the OPA3693 is typically $100 \mathrm{k} \Omega|\mid 2 \mathrm{pF}$. Driving directly into the noninverting input provides this very light load to the source. However, the source
must provide the noninverting input bias current required by the input stage to operate. An alternative approach to a gain of +1 buffer is described in the Wideband Unity-Gain Buffer section of this data sheet.


Figure 42. DC -Coupled, $\mathrm{G}=+\mathbf{+ 2}$, Bipolar-Supply, Specification and Test Circuit


Figure 43. DC-Coupled, $\mathrm{G}=+1 \mathrm{~V} / \mathrm{V}$, Bipolar-Supply, Specification and Test Circuit

Figure 44 shows the DC-coupled, gain of $-1 \mathrm{~V} / \mathrm{V}$ buffer configuration used as a starting point for the gain of $-1 \mathrm{~V} / \mathrm{V}$ Typical Characteristig curves. The input impedance is set to $50 \Omega$ using the parallel combination of an external $60.4 \Omega$ resistor and the internal $300 \Omega R_{G}$ resistor. The noninverting input is tied directly to ground. Since the internal design for the OPA3693 is current-feedback, trying to get improved dc accuracy by including a resistor on the noninverting input to ground is ineffective. Using a direct short to ground on the noninverting input reduces both the contribution of the dc bias current and noise current to the output error. While the external $60.4 \Omega$ is used here to match to the $50 \Omega$ source from the test equipment, the maximum input impedance in this configuration is limited to the $300 \Omega$ $R_{G}$ resistor even with the $R_{M}$ resistor removed. Unlike the noninverting unity gain buffer application, removing $\mathrm{R}_{\mathrm{M}}$ does not strongly impact the dc operating point because the short on the noninverting input of Figure 44 provides the dc operating voltage. This application of the OPA3693 provides a very broadband, high-output, signal inverter.


Figure 44. DC-Coupled, $G=-1 \mathrm{~V} / \mathrm{V}$, Bipolar-Supply Specification and Test Circuit

## SINGLE-SUPPLY OPERATION

The OPA3693 may be used over a single-supply range of +3.5 V to +12 V . Though not a rail-to-rail output design, the OPA3693 requires minimal input and output voltage headroom compared to other very-wideband video buffer amplifiers. As illustrated
in the single +5 V Typical Characteristid curves, the OPA3693 provides $>300 \mathrm{MHz}$ bandwidth driving a $3 V_{\text {PP }}$ swing into a $100 \Omega$ load. The key requirement of broadband single-supply operation is to maintain input and output signal swings within the useable voltage ranges at both the input and the output.
The circuit of Figure 45 shows the AC-coupled, gain of $+2 \mathrm{~V} / \mathrm{V}$, vide buffer circuit used as the basis for the Electrical Characteristics table and Typical Characteristics curves. The circuit of Figure 45 establishes an input midpoint bias using a simple resistive divider from the +5 V supply (two $604 \Omega$ resistors). The input signal is then AC-coupled into this midpoint voltage bias. The input voltage can swing to within 1.6 V of either supply pin, giving a $1.8 \mathrm{~V}_{\text {PP }}$ input signal range centered between the supply pins. The input impedance matching resistor ( $60.4 \Omega$ ) used for testing is adjusted to give a $50 \Omega$ input match when the parallel combination of the biasing divider network is included. The gain resistor $\left(R_{G}\right)$ is AC-coupled, giving the circuit a dc gain of $+1 \mathrm{~V} / \mathrm{V}$, which puts the input dc bias voltage ( 2.5 V ) on the output as well. Again, on a single +5 V supply, the output voltage can swing to within 1V of either supply pin while delivering more than 85 mA output current. A demanding $100 \Omega$ load to a midpoint bias is used in this characterization circuit. The new output stage used in the OPA3693 can deliver large bipolar output current into this midpoint load with minimal crossover distortion, as illustrated by the +5 V supply, 3rd-harmonic distortion plots.


Figure 45. AC-Coupled, G = +2V/V, Single-Supply Specification and Test Circuit

While the circuit of Figure 45 shows +5 V single-supply operation, this same circuit may be used for single supplies ranging as high as +12 V nominal. The noninverting input bias resistors are relatively low in Figure 45 to minimize output dc offset as a result of noninverting input bias current. At higher signal-supply voltage, these resistors should be increased to limit the added supply current drawn through this path.

Figure 46 shows the AC-coupled, $G=+1 \mathrm{~V} / \mathrm{V}$, single-supply specification and test circuit. In this case, the gain setting resistor, $R_{G}$, is simply left open to get a gain of +1 V for ac signals. Once again, the noninverting input is dc biased at midsupply, putting that same $\mathrm{V}_{\mathrm{S}} / 2$ at the output pin. The signal is AC-coupled into this midpoint with an added termination resistor on the source side of the blocking capacitor.


Figure 46. AC-Coupled, $G=+1 \mathrm{~V} / \mathrm{V}$, Single-Supply Specification and Test Circuit

## WIDEBAND UNITY-GAIN BUFFER WITH IMPROVED FLATNESS

As shown in the Typical Characteristio curves, the unity-gain buffer configuration of Figure 43 illustrates a peaking in the frequency response exceeding 2 dB . This configuration gives the slight amount of overshoot and ringing apparent in the gain of $+1 \mathrm{~V} / \mathrm{V}$ pulse response curves. A similar circuit that holds a flatter frequency response, giving improved pulse fidelity, is shown in Figure 47. This circuit removes the peaking by bootstrapping out any parasitic effects on $R_{G}$.

The input impedance is still set by $R_{M}$ as the apparent impedance looking into $R_{G}$ is very high. $R_{M}$ may be increased to show a higher input impedance, but larger values begin to impact dc output offset voltage.


Figure 47. Improved Unity-Gain Buffer

This circuit creates an additional input offset voltage as the difference in the two input bias currents times the impedance to ground at $\mathrm{V}_{1}$. Figure 48 shows a comparison of small-signal frequency response for the unity-gain buffer of Figure 43 compared to the improved approach shown in Figure 47.


Figure 48. Buffer Frequency Response Comparison

## HIGH-FREQUENCY ACTIVE FILTERS

The extremely wide bandwidth of the OPA3693 allows a wide range of active filter topologies to be implemented with minimal amplifier bandwidth interaction in the filter shape. Sallen-Key filters, for example, using either a gain of $+1 \mathrm{~V} / \mathrm{V}$ or gain of $+2 \mathrm{~V} / \mathrm{V}$ amplifier, may be easily implemented with no external gain setting elements. In general, given a desired filter $\omega_{0}$, the amplifier should have at least 20X that $\omega_{0}$ to minimize filter interaction with the amplifier frequency response. Figure 49 illustrates an example gain of +2 line driver using the OPA3693 that incorporates a 40 MHz low-pass Butterworth response with just a few external components. The filter resistor values have been adjusted slightly here from an ideal filter analysis to account for parasitic effects.


Figure 49. Line Driver with 40MHz Low-Pass
Active Filter

This type of filter depends on a low output impedance from the amplifier through very high frequencies to continue to provide an increasing attenuation with frequency. As the amplifier output impedance rises with frequency, any input signal or noise starts to feed directly through to the output via the feedback capacitor. Because the OPA3693 used in Figure 49 has a 650 MHz bandwidth, the active filter continues to rolloff through frequencies exceeding 200 MHz . Figure 50 shows the frequency response for the filter of Figure 49, where the desired 40 MHz cutoff is achieved and a $40 \mathrm{~dB} / \mathrm{dec}$ roll-off is held through very high frequencies.


Figure 50. 40MHz Low-Pass Active Filter Response

## HIGH-SPEED INSTRUMENTATION AMPLIFIER

Figure 51 shows an instrumentation amplifier based on the OPA3693. The offset matching between inputs makes this configuration an attractive input stage for this application. The differential-to-single-ended gain for this circuit is $2 \mathrm{~V} / \mathrm{V}$. The inputs are high-impedance, with only 1.2 pF to ground at each input. The loads on the OPA3693 outputs are equal for the best harmonic distortion possible.


Figure 51. High-Speed Instrumentation Amplifier
As shown in Figure 52, the OPA3693 used as an instrumentation amplifier has a $420 \mathrm{MHz},-3 \mathrm{~dB}$ bandwidth. This plot has been made for a $1 \mathrm{~V}_{\mathrm{PP}}$ output signal using a low-impedance differential input source.


Figure 52. High-Speed Instrumentation Amplifier Response

## MULTIPLEXED CONVERTER DRIVER

The converter driver in Figure 53 multiplexes among the three input signals. The OPA3693 enable and disable times support multiplexing among video signals. The make-before-break disable characteristic of the OPA3693 ensures that the output is always under control. To avoid large switching glitches, switch during the sync or retrace portions of the video signal-the two inputs should be almost equal at these times. The output is always under control, so the switching glitches for two 0 V inputs are $<20 \mathrm{mV}$. With standard video signals levels at the inputs, the maximum differential voltage across the disabled inputs does not exceed the $\pm 1.2 \mathrm{~V}$ maximum allowed.
The output resistors isolate the outputs from each other when switching between channels. The feedback network of the disabled channels forms part of the load seen by the enabled amplifier, attenuating the signal slightly.

## LOW-PASS FILTER

The circuit in Figure 54 realizes a 7th-order Butterworth low-pass filter with a -3dB bandwidth of 20 MHz . This filter is based on the KRC active filter topology that uses an amplifier with the fixed gain $\geq$ 1. The OPA3693 makes a good amplifier for this type of filter. The component values have been adjusted to compensate for the parasitic effects of the op amp.


Figure 53. Multiplexed Converter Driver


Figure 54. 7th-Order Butterworth Filter

## DESIGN-IN TOOLS

## DEMONSTRATION BOARDS

A printed circuit board (PCB) is available to assist in the initial evaluation of circuit performance using the OPA3693. The fixture is offered free of charge as an unpopulated PCB, delivered with a user's guide. The summary information for this fixture is shown in Table 2.

Table 2. Demonstration Fixture

| PRODUCT | PACKAGE | ORDERING <br> NUMBER | LITERATURE <br> NUMBER |
| :---: | :---: | :---: | :---: |
| OPA3693IDBQ, <br> Noninverting | SSOP-16 | DEM-OPA-SSOP-3C | SBOU047 |
| OPA3693IDBQ, <br> Inverting | SSOP-16 | DEM-OPA-SSOP-3D | SBOU046 |

The demonstration fixture can be requested at the Texas Instruments web site (www.ti.com) through the OPA3693 product folder.

## OPERATING SUGGESTIONS

## GAIN SETTING

Setting the gain for the OPA3693 is very easy. For a gain of +2 , ground the $-\mathbb{N}$ pin and drive the $+\mathbb{I N}$ pin with the signal. For a gain of +1 , either leave the -IN pin open and drive the +IN pin or drive both the +IN and -IN pins (see Figure 47). For a gain of -1 , ground the $+\mathbb{N}$ pin and drive the $-\mathbb{N}$ pin with the input signal. An external resistor may be used in series with the -IN pin to reduce the gain. However, because the internal resistors ( $\mathrm{R}_{\mathrm{F}}$ and $\mathrm{R}_{\mathrm{G}}$ ) have a tolerance and temperature drift different than the external resistor, the absolute gain accuracy and gain drift over temperature are relatively poor compared to the previously described standard gain connections using no external resistor.

## OUTPUT CURRENT AND VOLTAGE

The OPA3693 provides output voltage and current capabilities that can easily support multiple video loads and/or $100 \Omega$ loads with very low distortion. Under no-load conditions at $+25^{\circ} \mathrm{C}$, the output voltage typically swings to 1 V of either supply rail; the tested swing limit is within 1.2 V of either rail. Into a $15 \Omega$ load (the minimum tested load), it is tested to deliver more than $\pm 90 \mathrm{~mA}$.
The specifications described above, though familiar in the industry, consider voltage and current limits separately. In many applications, it is the voltage $\times$ current, or V-I product, which is more relevant to circuit operation. Refer to the Output Voltage and Current Limitations plot (Figure 21) in the Typical Characteristics. The X - and Y -axes of this graph
show the zero-voltage output current limit and the zero-current output voltage limit, respectively. The four quadrants give a more detailed view of the OPA3693 output drive capabilities, noting that the graph is bounded by a Safe Operating Area of 1W maximum internal power dissipation. Superimposing resistor load lines onto the plot shows that the OPA3693 can drive $\pm 3.4 \mathrm{~V}$ into $20 \Omega$ or $\pm 3.7 \mathrm{~V}$ into $50 \Omega$ without exceeding either the output capabilities or the 1W dissipation limit. A $100 \Omega$ load line (the standard test-circuit load) shows full $\pm 3.8 \mathrm{~V}$ output swing capability, as shown in the typical Characteristics.
The minimum specified output voltage and current specifications over temperature are set by worst-case simulations at the cold temperature extreme. Only at cold startup will the output current and voltage decrease to the numbers shown in the over-temperature $\mathrm{min} / \max$ specifications. As the output transistors deliver power, their junction temperatures increase, which decreases their $\mathrm{V}_{\mathrm{BE}} \mathrm{S}$ (increasing the available output voltage swing) and increases their current gains (increasing the available output current). In steady-state operation, the available output voltage and current is always greater than that shown in the over-temperature characteristics since the output stage junction temperatures are higher than the minimum specified operating ambient.
To maintain maximum output stage linearity, no output short-circuit protection is provided. This configuration is not normally a problem, since most applications include a series matching resistor at the output that limits the internal power dissipation if the output side of this resistor is shorted to ground. However, shorting the output pin directly to an adjacent positive power-supply pin, in most cases, destroys the amplifier. If additional protection to a power-supply short is required, consider a small series resistor in the power-supply leads. Under heavy output loads, this reduces the available output voltage swing. A $5 \Omega$ series resistor in each supply lead limits the internal power dissipation to < 1W for an output short while decreasing the available output voltage swing only 0.5 V , for up to 100 mA desired load currents. Always place the $0.1 \mu \mathrm{~F}$ power-supply decoupling capacitors after these supply-current limiting resistors directly on the device supply pins.

## DRIVING CAPACITIVE LOADS

One of the most demanding, and yet very common, load conditions for an op amp is capacitive loading. Often, the capacitive load is the input of an analog-to-digital converter (ADC), including additional external capacitance, which may be recommended to improve ADC linearity. A high-speed, high open-loop gain amplifier like the OPA3693 can be very susceptible to decreased stability and may give
closed-loop response peaking when a capacitive load is placed directly on the output pin. When the amplifier open-loop output resistance is considered, this capacitive load introduces an additional pole in the signal path that can decrease the phase margin. Several external solutions to this problem have been suggested. When the primary considerations are frequency response flatness, pulse response fidelity, and/or distortion, the simplest and most effective solution is to isolate the capacitive load from the feedback loop by inserting a series isolation resistor between the amplifier output and the capacitive load. This resistor does not eliminate the pole from the loop response, but rather shifts it and adds a zero at a higher frequency. The additional zero acts to cancel the phase lag from the capacitive load pole, thus increasing the phase margin and improving stability.

The Typical Characteristics show a Recommended $R_{S}$ vs Capacitive Load curve (Figure 15) to help the designer pick a value to give $<0.5 \mathrm{~dB}$ peaking to the load. The resulting frequency response curves show a 0.5 dB peaked response for several selected capacitive loads and recommended $\mathrm{R}_{\mathrm{S}}$ combinations. Parasitic capacitive loads greater than $2 p F$ can begin to degrade the performance of the OPA3693. Long PCB traces, unmatched cables, and connections to other amplifier inputs can easily exceed this value. Always consider this effect carefully, and add the recommended series resistor as close as possible to the OPA3693 output pin (see the Board Layout Guidelines section).
The criterion for setting this $R_{S}$ resistor is a maximum bandwidth, flat frequency response at the load ( $<0.5 \mathrm{~dB}$ peaking). For the OPA3693 operating at a gain of $+2 \mathrm{~V} / \mathrm{V}$, the frequency response at the output pin is very flat to begin with, allowing relatively small values of $R_{S}$ to be used for low capacitive loads.

## DISTORTION PERFORMANCE

The OPA3693 provides good distortion performance into a $100 \Omega$ load on $\pm 5 \mathrm{~V}$ supplies. Relative to alternative solutions, the OPA3693 holds much lower distortion at higher frequencies ( $>20 \mathrm{MHz}$ ) than alternative solutions. Generally, until the fundamental signal reaches very high-frequency or power levels, the 2nd-harmonic dominates the distortion with a negligible 3rd-harmonic component. Focusing then on the 2nd-harmonic, increasing the load impedance improves distortion directly. Remember that the total load includes the feedback network-in the noninverting configuration (see Figure 42), this value is the sum of $R_{F}+R_{G}$, while in the inverting configuration it is just $R_{F}$ (see Figure 44). Also, providing an additional supply decoupling capacitor $(0.01 \mu \mathrm{~F})$ between the supply pins (for bipolar operation) improves the 2nd-order distortion slightly (3dB to 6dB).

The OPA3693 has an extremely low 3rd-order harmonic distortion. This feature also produces a high two-tone, 3rd-order intermodulation intercept. Two graphs for this intercept are given in the in the Typical Characteristics; one for $\pm 5 \mathrm{~V}$ and one for +5 V . The lower curve shown in each graph is defined at the $50 \Omega$ load when driven through a $50 \Omega$ matching resistor, to allow direct comparisons to RF MMIC devices. The higher curve in each graph shows the intercept if the output is taken directly at the output pin with a $500 \Omega$ load, to allow prediction of the 3rd-order spurious level when driving a lighter load, such as an ADC input. The output matching resistor attenuates the voltage swing from the output pin to the load by 6dB. If the OPA3693 drives directly into the input of a high-impedance device, such as an ADC, this 6 dB attenuation is not taken and the intercept increases, as shown in the $500 \Omega$ load typical characteristic.
The intercept is used to predict the intermodulation spurious levels for two closely-spaced frequencies. If the two test frequencies ( f 1 and f 2 ) are specified in terms of average and delta frequency, $f_{0}=(f 1+f 2) / 2$ and $\Delta \mathrm{f}=|\mathrm{f} 2-\mathrm{f} 1| / 2$, then the two, 3rd-order, close-in spurious tones appear at $\mathrm{f}_{\mathrm{O}} \pm 3 \times \Delta \mathrm{f}$. The difference between two equal test tone power levels and these intermodulation spurious power levels is given by $\Delta \mathrm{dBc}=2 \times\left(\mathrm{IM} 3-\mathrm{P}_{\mathrm{O}}\right)$, where IM 3 is the intercept taken from the Typical Characteristics and $P_{0}$ is the power level in dBm at the $50 \Omega$ load for one of the two closely-spaced test frequencies. For instance, at 50 MHz , the OPA3693 at a gain of +2 has an intercept of 47 dBm at a matched $50 \Omega$ load. If the full envelope of the two frequencies needs to be $2 \mathrm{~V}_{\mathrm{PP}}$ at this load, this requires each tone to be $4 \mathrm{dBm}\left(1 \mathrm{~V}_{\mathrm{PP}}\right)$. The 3rd-order intermodulation spurious tones will then be $2 \times(47-4)=83 \mathrm{dBc}$ below the test tone power level $(-79 \mathrm{dBm})$. If this same $2 \mathrm{~V}_{\text {PP }}$ two-tone envelope were delivered directly into a lighter $500 \Omega$ load, the intercept would increase to the 48dBm shown in the Typical Characteristics. With the same output signal and gain conditions, but now driving directly into a light load with no matching loss, the 3rd-order spurious tones will then be at least $2 \times(48-4)=$ 92 dBc below the 4 dBm test tone power levels centered on $50 \mathrm{MHz}(-88 \mathrm{dBm})$. We are still using a 4 dBm for the $1 \mathrm{~V}_{\mathrm{PP}}$ output swing into this $500 \Omega$ load. While not strictly correct from a power standpoint, this does give the correct prediction for spurious level. The class AB output stage for the OPA3693 is much more voltage-swing-dependent on output distortion than strictly power-dependent. To use the $500 \Omega$ intercept curve, use the single-tone voltage swing as if it were driving a $50 \Omega$ load to compute the $\mathrm{P}_{\mathrm{O}}$ used in the intercept equation.

## GAIN ACCURACY AND LINEARITY

The OPA3693 provides improved absolute gain accuracy and dc linearity over earlier fixed gain of two line drivers. Operating at a gain of $+2 \mathrm{~V} / \mathrm{V}$ by tying the -IN pin to ground, the OPA3693 shows a maximum gain error of $\pm 1 \%$ at $+25^{\circ} \mathrm{C}$. The dc gain therefore lies between $1.98 \mathrm{~V} / \mathrm{V}$ and $2.02 \mathrm{~V} / \mathrm{V}$ at room temperature. Over the specified temperature ranges, this gain tolerance expands only slightly due to the matched temperature drift for $\mathrm{R}_{\mathrm{F}}$ and $\mathrm{R}_{\mathrm{G}}$. Achieving this gain accuracy requires a very low impedance ground at -IN. Typical production lots show a much tighter distribution in gain than this $\pm 1 \%$ specification. Figure 55 shows a typical distribution in measured gain at the gain of $+2 \mathrm{~V} / \mathrm{V}$ configuration, in this case showing a slight drop in the mean ( $0.25 \%$ ) from the nominal but with a very tight distribution.


Figure 55. Typical +2V/V Gain Distribution
The exceptionally linear output stage (as illustrated by the high 3rd-order intermodulation intercept) and low thermal gradient induced errors for the OPA3693 give an extremely linear output over large voltage swings and heavy loads. Figure 56 shows the tested deviation (in \% of peak-to-peak) from linearity for a range of symmetrical output swings and loads. Below $4 \mathrm{~V}_{\mathrm{pp}}$, for either a $100 \Omega$ or a $500 \Omega$ load, the OPA3693 delivers greater than 14-bit linear output response.


Figure 56. DC Linearity vs Output Swing and Loads

## NOISE PERFORMANCE

The OPA3693 offers an excellent balance between voltage and current noise terms to achieve a low output noise under a variety of operating conditions. The inverting node noise current (internal) appears at the output multiplied by the relatively low $300 \Omega$ feedback resistor. The input noise voltage $(1.8 \mathrm{nV} / \sqrt{\mathrm{Hz}})$ is extremely low for a unity-gain stable amplifier. This low input voltage noise was achieved at the price of higher noninverting input current noise ( $17.8 \mathrm{pA} / \sqrt{\mathrm{Hz}}$ ). As long as the ac source impedance looking out of the noninverting input is less than $100 \Omega$, this current noise does not contribute significantly to the total output noise. The op amp input voltage noise and the two input current noise terms combine to give low output noise for the each of the three gain settings available using the OPA3693. Figure 57 shows the op amp noise analysis model with all of the noise terms included. In this model, all noise terms are taken to be noise voltage or current density terms in either $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ or $\mathrm{pA} / \sqrt{\mathrm{Hz}}$.


Figure 57. Op Amp Noise Model

The total output spot noise voltage can be computed as the square root of the sum of all squared output noise voltage contributors. Equation 1 shows the general form for the output noise voltage using the terms shown in Figure 57.
$E_{O}=\sqrt{\left[E_{N I}{ }^{2}+\left(I_{B N} R_{S}\right)^{2}+4 k T R_{S}\right] N G^{2}+\left(I_{B} R_{F}\right)^{2}+4 k T R_{F} N G}$

Dividing this expression through by noise gain ( $\mathrm{NG}=$ $1+R_{F} / R_{G}$ ) gives the equivalent input-referred spot noise voltage at the noninverting input, as shown in Equation 2.
$E_{N}=\sqrt{E_{N I}{ }^{2}+\left(I_{B N} R_{S}\right)^{2}+4 k T R_{S}+\left(\frac{I_{B I} R_{F}}{N G}\right)^{2}+\frac{4 k T R_{F}}{N G}}$
Evaluating the output noise and input noise expressions for the two noninverting gain configurations, and with two different values for the noninverting source impedance, gives output and input-referred spot noise voltages of table 3.

Table 3. Total Output and Input-Referred Noise

| CONFIGURATION | $\mathbf{R}_{\mathbf{S}}$ <br> $(\mathbf{\Omega})$ | OUTPUT SPOT <br> $\mathbf{E}_{\mathbf{O}}(\mathbf{n V} / \sqrt{\mathbf{H z}})$ | TOTAL INPUT <br> SPOT NOISE <br> $\mathbf{E}_{\mathbf{N}}(\mathbf{n V} / \sqrt{\mathbf{H z}})$ |
| :---: | :---: | :---: | :---: |
| $\mathrm{G}=+2$ (Figure 42) | 25 | 8.3 | 4.15 |
| $\mathrm{G}=+2$ (Figure 42) | 300 | 14 | 7 |
| $\mathrm{G}=+1$ (Figure 43) | 25 | 7.3 | 7.3 |
| $\mathrm{G}=+1$ Figure 43) | 300 | 9.2 | 9.2 |

The output noise is being dominated by the inverting current noise times the internal feedback resistor. This gives a total input-referred noise voltage that exceeds the 1.8 nV voltage term for the amplifier itself.

## DC ACCURACY AND OFFSET CONTROL

A current-feedback op amp such as the OPA3693 provides exceptional bandwidth and slew rate giving fast pulse settling but only moderate dc accuracy. The Electrical Characteristics show an input offset voltage comparable to high-speed voltage-feedback amplifiers. However, the two input bias currents are somewhat higher and are unmatched. Whereas bias current cancellation techniques are very effective with most voltage-feedback op amps, they do not generally reduce the output dc offset for wideband current-feedback op amps. Since the two input bias currents are unrelated in both magnitude and polarity, matching the source impedance looking out of each input to reduce their error contribution to the output is ineffective. Evaluating the configuration of Figure 42 using worst-case $+25^{\circ} \mathrm{C}$ input offset voltage and the two input bias currents, gives a worst-case output offset range equal to:

$$
\begin{aligned}
& \pm\left(\mathrm{NG} \times \mathrm{V}_{\mathrm{OS}}\right)+\left(\mathrm{I}_{\mathrm{BN}} \times \mathrm{R}_{\mathrm{S}} / 2 \times \mathrm{NG}\right) \pm\left(\mathrm{I}_{\mathrm{BI}} \times \mathrm{R}_{\mathrm{F}}\right) \\
& = \pm(2 \times 3.5 \mathrm{mV})+(35 \mu \mathrm{~A} \times 25 \Omega \times 2) \pm(50 \mu \mathrm{~A} \times 300 \Omega) \\
& = \pm 7 \mathrm{mV} \pm 1.75 \mathrm{mV} \pm 15 \mathrm{mV} \\
& = \pm 23.75 \mathrm{mV}
\end{aligned}
$$

where $N G=$ noninverting signal gain.
Minimizing the resistance seen by the noninverting input also minimizes the output dc error. For improved dc precision in a wideband low-gain amplifier, consider the DPA842 where a bipolar input is acceptable (low source resistance) or the OPA656 where a JFET input is required.

## DISABLE OPERATION

The OPA3693 provides an optional disable feature that can be used to reduce system power. If the $V_{\overline{\text { II }}}$ control pin is left unconnected, the OPA3693 operates normally. This shutdown is intended only as a power-savings feature. Forward path isolation when disabled is very good for small signals for gains of +1 or +2 . Large-signal isolation is not ensured. Using this feature to multiplex two or more outputs together is not recommended. Large signals applied to the disabled output stages can turn on parasitic devices degrading signal linearity for the desired channel.
Turn-on time is very quick from the shutdown condition (typically < 60ns). Turn-off time strongly depends on the selected gain configuration and load, but is typically $3 \mu \mathrm{~s}$ for the circuit of Figure 42 .
To shutdown, the control pin must be asserted low. This logic control is referenced to the positive supply, as the simplified circuit of Figure 58 shows.


Figure 58. Simplified Disable Control Circuit
In normal operation, base current to Q1 is provided through the $110 \mathrm{k} \Omega$ resistor while the emitter current through the $15 \mathrm{k} \Omega$ resistor sets up a voltage drop that is inadequate to turn on the two diodes in the Q1 emitter. As $V_{\overline{D I S}}$ is pulled LOW, additional current is
pulled through the $15 \mathrm{k} \Omega$ resistor, eventually turning on these two diodes $(\approx 80 \mu \mathrm{~A})$. At this point, any further current pulled out of $V_{\overline{D I S}}$ goes through those diodes holding the emitter-base voltage of Q1 at approximately 0 V . This shuts off the collector current out of Q1, turning the amplifier off. The supply current in the shutdown mode is only that required to operate the circuit of Figure 58.
The shutdown feature for the OPA3693 is a positive supply referenced, current-controlled interface. Open-collector (or drain) interfaces are most effective, as long as the controlling logic can sustain the resulting voltage (in the open mode) that appears at the $\mathrm{V}_{\overline{\mathrm{DIS}}}$ pin. That voltage is one diode below the positive supply voltage applied to the OPA3693. For voltage output logic interfaces, the on/off voltage levels described in the Electrical Characteristics apply only for a +5 V positive supply on the OPA3693. An open-drain interface is recommended for shutdown operation using a higher positive supply for the OPA3693 and/or logic families with inadequate high-level voltage swings.

## THERMAL ANALYSIS

The OPA3693 does not require heatsinking or airflow in most applications. Maximum desired junction temperature sets the maximum allowed internal power dissipation as described here. In no case should the maximum junction temperature be allowed to exceed $+150^{\circ} \mathrm{C}$.

Operating junction temperature $\left(\mathrm{T}_{\mathrm{J}}\right)$ is given by $\mathrm{T}_{\mathrm{A}}+$ $P_{D} \times \theta_{\mathrm{JA}}$. The total internal power dissipation ( $\mathrm{P}_{\mathrm{D}}$ ) is the sum of quiescent power ( $\mathrm{P}_{\mathrm{DQ}}$ ) and additional power dissipated in the output stage $\left(\mathrm{P}_{\mathrm{DL}}\right)$ to deliver load power. Quiescent power is simply the specified no-load supply current times the total supply voltage across the part. $P_{D L}$ depends on the required output signal and load but would, for a grounded resistive load, be at a maximum when the output is fixed at a voltage equal to $1 / 2$ either supply voltage (for equal bipolar supplies). Under this worst-case condition, $P_{D L}=V_{S}^{2} /\left(4 \times R_{L}\right)$ where $R_{L}$ includes feedback network loading. This value is the absolute highest power that can be dissipated for a given $R_{L}$. All actual applications dissipate less power in the output stage.
Note that it is the power in the output stage and not into the load that determines internal power dissipation.
As a worst-case example, compute the maximum $T_{J}$ using an OPA3693IDBQ (SSOP-16 package) in the circuit of Figure 42 operating at the maximum specified ambient temperature of $+85^{\circ} \mathrm{C}$ and driving a grounded $100 \Omega$ load at $\mathrm{V}_{\mathrm{s}} / 2$. Maximum internal power is:
$P_{D}=10 \mathrm{~V} \times 43.5 \mathrm{~mA}+3 \times 5^{2} /(4 \times(100 \Omega \| 600 \Omega))=654 \mathrm{~mW}$
Maximum $\mathrm{T}_{\mathrm{J}}=+85^{\circ} \mathrm{C}+\left(0.654 \mathrm{~W} \times 80^{\circ} \mathrm{C} / \mathrm{W}\right)=137^{\circ} \mathrm{C}$
All actual applications operate at a lower junction temperature than the $+137^{\circ} \mathrm{C}$ computed above. Compute your actual output stage power to get an accurate estimate of maximum junction temperature, or use the results shown here as an absolute maximum.

## BOARD LAYOUT GUIDELINES

Achieving optimum performance with a high-frequency amplifier such as the OPA3693 requires careful attention to PCB layout parasitics and external component types. Recommendations that will optimize performance include:
a) Minimize parasitic capacitance to any ac ground for all of the signal I/O pins. Parasitic capacitance on the output can cause instability; on the noninverting input, it can react with the source impedance to cause unintentional bandlimiting. To reduce unwanted capacitance, create a window around the signal I/O pins in all of the ground and power planes around those pins. Otherwise, ground and power planes should be unbroken elsewhere on the board.
b) Minimize the distance (< 0.25 ") from the power-supply pins to high-frequency $0.1 \mu \mathrm{~F}$ decoupling capacitors. At the device pins, the ground and power plane layout should not be in close proximity to the signal I/O pins. Avoid narrow power and ground traces to minimize inductance between the pins and the decoupling capacitors. The power-supply connections should always be decoupled with these capacitors. Larger $(2.2 \mu \mathrm{~F}$ to $6.8 \mu \mathrm{~F}$ ) decoupling capacitors, effective at lower frequency, should also be used on the supply pins. These may be placed somewhat farther from the device and may be shared among several devices in the same area of the PCB.
c) Careful selection and placement of external components preserve the high-frequency performance of the OPA3693. Use resistors that have low reactance at high frequencies. Surface-mount resistors work best and allow a tighter overall layout. Metal film and carbon composition axially-leaded resistors can also provide good high-frequency performance. Again, keep their leads and PCB trace length as short as possible. Never use wirewound type resistors in a high-frequency application. Since the output pin and inverting input pin are the most sensitive to parasitic capacitance, always position the series output resistor, if any, as close as possible to the output pin. Because the inverting input node is internal for the OPA3693, it is more robust to layout issues than amplifiers with similar speed but external feedback and gain
resistors. Other network components, such as noninverting input termination resistors, should also be placed close to the package. Good axial metal film or surface-mount resistors have approximately 0.2 pF in shunt with the resistor. For resistor values $>2.0 \mathrm{k} \Omega$, this parasitic capacitance can add a pole and/or zero below 400 MHz that can effect circuit operation. Keep resistor values as low as possible consistent with load driving considerations.
d) Connections to other wideband devices on the PCB may be made with short direct traces or through onboard transmission lines. For short connections, consider the trace and the input to the next device as a lumped capacitive load. Relatively wide traces ( 50 mils to 100 mils ) should be used, preferably with ground and power planes opened up around them. Estimate the total capacitive load and set $R_{S}$ from the plot of Recommended $R_{S}$ vs Capacitive Load (Figure 15). Low parasitic capacitive loads ( $<4 \mathrm{pF}$ ) may not need an $R_{S}$ since the OPA3693 is nominally compensated to operate with a 2 pF parasitic load. If a long trace is required, and the 6dB signal loss intrinsic to a doubly-terminated transmission line is acceptable, implement a matched impedance transmission line using microstrip or stripline techniques (consult an ECL design handbook for microstrip and stripline layout techniques). A $50 \Omega$ environment is normally not necessary on board, and in fact, a higher impedance environment improves distortion, as shown in the distortion versus load plots. With a characteristic board trace impedance defined based on board material and trace dimensions, a matching series resistor into the trace from the output of the OPA3693 is used, as well as a terminating shunt resistor at the input of the destination device. Remember also that the terminating impedance is the parallel combination of the shunt resistor and the input impedance of the destination device; this total effective impedance should be set to match the trace impedance. If the 6 dB attenuation of a doubly-terminated transmission line is unacceptable, a long trace can be series-terminated at the source end only. Treat the trace as a capacitive load in this case and set the series resistor value as illustrated in the plot of Figure 15. This configuration does not preserve signal
integrity as well as a doubly-terminated line. If the input impedance of the destination device is low, there will be some signal attenuation due to the voltage divider formed by the series output into the terminating impedance.
e) Socketing a high-speed part such as the OPA3693 is not recommended. The additional lead length and pin-to-pin capacitance introduced by the socket can create an extremely troublesome parasitic network, which can make it almost impossible to achieve a smooth, stable frequency response. Best results are obtained by soldering the OPA3693 directly onto the board.

## INPUT AND ESD PROTECTION

The OPA3693 is built using a very high-speed complementary bipolar process. The internal junction breakdown voltages are relatively low for these very small geometry devices. These breakdowns are reflected in the Absolute Maximum Ratings table. All device pins are protected with internal ESD protection diodes to the power supplies, as shown in Figure 59.


Figure 59. Internal ESD Protection
These diodes provide moderate protection to input overdrive voltages above the supplies as well. The protection diodes can typically support 30 mA continuous current. Where higher currents are possible (for example, in systems with $\pm 15 \mathrm{~V}$ supply parts driving into the OPA3693), current limiting series resistors may be added on the noninverting input. Keep this resistor value as low as possible since high values degrade both noise performance and frequency response. The inverting input already has a $300 \Omega$ resistor from the external pin to the internal summing junction for the op amp. This resistor provides considerable protection for that node.

## Revision History

Changes from Original (December 2006) to Revision A

## Page

- Changed storage temperature range rating in Absolute Maximum Ratings table from $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ to $-65^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$.

INSTRUMENTS

## PACKAGING INFORMATION

| Orderable Device | Status <br> (1) | Package Type | Package Drawing | Pins | Package Qty | Eco Plan <br> (2) | Lead finish/ Ball material <br> (6) | MSL Peak Temp <br> (3) | Op Temp ( ${ }^{( } \mathrm{C}$ ) | Device Marking <br> (4/5) | Samples |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| OPA3693IDBQ | ACTIVE | SSOP | DBQ | 16 | 75 | RoHS \& Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | OP3693 | Samples |
| OPA3693IDBQR | ACTIVE | SSOP | DBQ | 16 | 2500 | RoHS \& Green | NIPDAU | Level-2-260C-1 YEAR |  | OP3693 | Samples |
| OPA3693IDBQRG4 | LIFEBUY | SSOP | DBQ | 16 | 2500 | RoHS \& Green | NIPDAU | Level-2-260C-1 YEAR |  | OP3693 |  |

${ }^{(1)}$ The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device
${ }^{(2)}$ RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed $0.1 \%$ by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".
RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption
Green: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.
${ }^{(3)}$ MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
${ }^{(4)}$ There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
${ }^{(5)}$ Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
${ }^{(6)}$ Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer:The information provided on this page represents Tl's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

TAPE AND REEL INFORMATION


TAPE DIMENSIONS


| A0 | Dimension designed to accommodate the component width |
| :--- | :--- |
| B0 | Dimension designed to accommodate the component length |
| K0 | Dimension designed to accommodate the component thickness |
| W | Overall width of the carrier tape |
| P1 | Pitch between successive cavity centers |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE

*All dimensions are nominal

| Device | Package Type | Package Drawing | Pins | SPQ | Reel Diameter (mm) | Reel Width W1 (mm) | $\begin{gathered} \text { A0 } \\ (\mathrm{mm}) \end{gathered}$ | $\begin{gathered} \text { B0 } \\ (\mathrm{mm}) \end{gathered}$ | $\begin{gathered} \mathrm{KO} \\ (\mathrm{~mm}) \end{gathered}$ | $\begin{gathered} \text { P1 } \\ (\mathrm{mm}) \end{gathered}$ | $\begin{gathered} \mathrm{W} \\ (\mathrm{~mm}) \end{gathered}$ | Pin1 Quadrant |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| OPA3693IDBQR | SSOP | DBQ | 16 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 |


*All dimensions are nominal

| Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| OPA3693IDBQR | SSOP | DBQ | 16 | 2500 | 356.0 | 356.0 | 35.0 |

## TUBE


— B - Alignment groove width
*All dimensions are nominal

| Device | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T ( $\boldsymbol{\mu m}$ ) | B (mm) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| OPA3693IDBQ | DBQ | SSOP | 16 | 75 | 506.6 | 8 | 3940 | 4.32 |



## NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 inch, per side.
4. This dimension does not include interlead flash.
5. Reference JEDEC registration MO-137, variation AB.


SOLDER MASK DETAILS

## NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.
7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.


SOLDER PASTE EXAMPLE
BASED ON . 005 INCH [0.127 MM] THICK STENCIL
SCALE:8X

NOTES: (continued)
8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
9. Board assembly site may have different recommendations for stencil design.

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.
These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.
These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other Tl intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

Tl's products are provided subject to Tl's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for TI products.
TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2023, Texas Instruments Incorporated

