

# 5MHz, Low-Noise, Single, Dual, Quad CMOS Operational Amplifiers

Check for Samples: OPA377, OPA2377, OPA4377

### **FEATURES**

- **GAIN BANDWIDTH PRODUCT: 5.5MHz**
- LOW NOISE: 7.5nV/VHz at 1kHz
- **OFFSET VOLTAGE: 1mV (max)**
- **INPUT BIAS CURRENT: 0.2pA**
- **RAIL-TO-RAIL OUTPUT**
- **UNITY-GAIN STABLE**
- **EMI INPUT FILTERING**
- QUIESCENT CURRENT: 0.76mA/ch
- SUPPLY VOLTAGE: 2.2V to 5.5V
- SMALL PACKAGES: SC70, SOT23, and MSOP

### APPLICATIONS

- PHOTODIODE PREAMP
- PIEZOELECTRIC SENSOR PREAMP
- SENSOR SIGNAL CONDITIONING
- AUDIO EQUIPMENT
- **ACTIVE FILTERS**



The OPA377 family of operational amplifiers are wide-bandwidth CMOS amplifiers that provide very low noise, low input bias current, and low offset voltage while operating on a low quiescent current of 0.76mA (typ).

The OPA377 op amps are optimized for low-voltage, applications. single-supply The exceptional combination of ac and dc performance make them ideal for a wide range of applications, including small signal conditioning, audio, and active filters. In addition, these parts have a wide supply range with excellent PSRR, making them attractive for applications that run directly from batteries without regulation.

The OPA377 is available in the SC70-5, SOT23-5, and SO-8 packages. The dual OPA2377 is offered in the SO-8 and MSOP-8, and the quad OPA4377 in the TSSOP-14 packages. All versions are specified for operation from -40°C to +125°C.



**Photodiode Preamplifier** 

#### **INPUT BIAS CURRENT vs TEMPERATURE**



 $\overline{\Lambda}\overline{\Lambda}$ 

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. All trademarks are the property of their respective owners.

### OPA377 OPA2377 OPA4377 SBOS504B-FEBRUARY 2010-REVISED JANUARY 2011



www.ti.com



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### ABSOLUTE MAXIMUM RATING<sup>(1)</sup>

Over operating free-air temperature range, unless otherwise noted.

|                                     |                        |                           | OPA377, OPA2377, OPA4377 | UNIT |  |
|-------------------------------------|------------------------|---------------------------|--------------------------|------|--|
| Supply Voltage                      |                        | $V_{\rm S} = (V+) - (V-)$ | +7                       | V    |  |
| Signal Input Terminale              | Voltage <sup>(2)</sup> |                           | (V–) – 0.5 to (V+) + 0.5 | V    |  |
| Signal Input Terminals              | Current <sup>(2)</sup> |                           | ±10                      | mA   |  |
| Output Short-Circuit <sup>(3)</sup> |                        | Continuous                |                          |      |  |
| Operating Temperature               | -40 to +150            | °C                        |                          |      |  |
| Storage Temperature                 |                        | T <sub>A</sub>            | -65 to +150              | °C   |  |
| Junction Temperature                |                        | TJ                        | +150                     | °C   |  |
|                                     | Human Body Model       |                           | 4000                     | V    |  |
| ESD Rating                          | Charged Device Model   |                           | 1000                     | V    |  |
|                                     | Machine Model          |                           | 200                      | V    |  |

(1) Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may degrade device reliability. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those specified is not supported.

(2) Input terminals are diode-clamped to the power-supply rails. Input signals that can swing more than 0.5V beyond the supply rails should be current limited to 10mA or less.

(3) Short-circuit to ground, one amplifier per package.

#### PACKAGE INFORMATION<sup>(1)</sup>

| PRODUCT | PACKAGE-LEAD | PACKAGE DESIGNATOR | PACKAGE MARKING |  |
|---------|--------------|--------------------|-----------------|--|
|         | SC70-5       | DCK                | OP377A          |  |
| OPA377  | SOT23-5      | DBV                | OP377A          |  |
| -       | SO-8         | D                  | OP377A          |  |
| 0040077 | SO-8         | D                  | O2377A          |  |
| OPA2377 | MSOP-8       | DGK                | OTAQ            |  |
| OPA4377 | TSSOP-14     | PW                 | O4377A          |  |

(1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or visit the device product folder at www.ti.com.



**OPA377** OPA2377 OPA4377 SBOS504B-FEBRUARY 2010-REVISED JANUARY 2011

www.ti.com

### ELECTRICAL CHARACTERISTICS: $V_s = +2.2V$ to +5.5V

**Boldface** limits apply over the specified temperature range:  $T_A = -40^{\circ}C$  to +125°C. At  $T_A = +25^{\circ}C$ ,  $R_L = 10k\Omega$  connected to  $V_S/2$ ,  $V_{CM} = V_S/2$ , and  $V_{OUT} = V_S/2$ , unless otherwise noted.

|                                     |                      |                                                                                                          |            | OPA377, OPA2377, OPA4377 |            |                  |  |  |
|-------------------------------------|----------------------|----------------------------------------------------------------------------------------------------------|------------|--------------------------|------------|------------------|--|--|
| PARAMETERS                          |                      | CONDITIONS                                                                                               | MIN        | TYP                      | MAX        | UNIT             |  |  |
| OFFSET VOLTAGE                      |                      |                                                                                                          |            |                          |            |                  |  |  |
| Input Offset Voltage                | V <sub>OS</sub>      | $V_{S} = +5V$                                                                                            |            | 0.25                     | 1          | mV               |  |  |
| vs Temperature                      | dV <sub>OS</sub> /dT | –40°C to +125°C                                                                                          |            | 0.32                     | 2          | μ <b>V/°C</b>    |  |  |
| vs Power Supply                     | PSRR                 | $V_{\rm S}$ = +2.2V to +5.5V, $V_{\rm CM}$ < (V+) – 1.3V                                                 |            | 5                        | 28         | μV/V             |  |  |
| Over Temperature                    |                      | $V_{S}$ = +2.2V to +5.5V, $V_{CM}$ < (V+) – 1.3V                                                         |            | 5                        |            | μ <b>V/V</b>     |  |  |
| Channel Separation, dc (dual, quad) |                      |                                                                                                          |            | 0.5                      |            | μV/V             |  |  |
| INPUT BIAS CURRENT                  | 1                    |                                                                                                          |            |                          |            |                  |  |  |
| Input Bias Current                  | Ι <sub>Β</sub>       |                                                                                                          |            | ±0.2                     | ±10        | pА               |  |  |
| Over Temperature                    |                      |                                                                                                          | See T      | ypical Charact           |            | pА               |  |  |
| Input Offset Current                | I <sub>OS</sub>      |                                                                                                          |            | ±0.2                     | ±10        | рА               |  |  |
| NOISE                               | 1                    |                                                                                                          |            |                          |            |                  |  |  |
| Input Voltage Noise,                | e <sub>n</sub>       | f = 0.1Hz to $10Hz$                                                                                      |            | 0.8                      |            | μV <sub>PP</sub> |  |  |
| Input Voltage Noise Density         | en                   | f = 1kHz                                                                                                 |            | 7.5                      |            | nV/√Hz           |  |  |
| Input Current Noise                 | i <sub>n</sub>       | f = 1kHz                                                                                                 |            | 2                        |            | fA/√Hz           |  |  |
| INPUT VOLTAGE RANGE                 |                      |                                                                                                          |            |                          |            |                  |  |  |
| Common-Mode Voltage Range           | V <sub>CM</sub>      |                                                                                                          | (V–) – 0.1 |                          | (V+) + 0.1 | V                |  |  |
| Common-Mode Rejection Ratio         | CMRR                 | $(V-) < V_{CM} < (V+) - 1.3 V$                                                                           | 70         | 90                       |            | dB               |  |  |
| INPUT CAPACITANCE                   |                      |                                                                                                          |            |                          |            |                  |  |  |
| Differential                        |                      |                                                                                                          |            | 6.5                      |            | pF               |  |  |
| Common-Mode                         |                      |                                                                                                          |            | 13                       |            | pF               |  |  |
| OPEN-LOOP GAIN                      |                      |                                                                                                          |            |                          |            |                  |  |  |
| Open-Loop Voltage Gain              | A <sub>OL</sub>      | $50\text{mV} < \text{V}_{\text{O}} < (\text{V+}) - 50\text{mV}, \text{ R}_{\text{L}} = 10\text{k}\Omega$ | 112        | 134                      |            | dB               |  |  |
|                                     |                      | $100mV < V_O < (V+) - 100mV, R_L = 2k\Omega$                                                             |            | 126                      |            | dB               |  |  |
| FREQUENCY RESPONSE                  |                      | $V_{S} = 5.5V$                                                                                           |            |                          |            |                  |  |  |
| Gain-Bandwidth Product              | GBW                  |                                                                                                          |            | 5.5                      |            | MHz              |  |  |
| Slew Rate                           | SR                   | G = +1                                                                                                   |            | 2                        |            | V/μs             |  |  |
| Settling Time 0.1%                  | t <sub>S</sub>       | 2V Step , G = +1                                                                                         |            | 1.6                      |            | μs               |  |  |
| Settling Time 0.01%                 | t <sub>S</sub>       | 2V Step , G = +1                                                                                         |            | 2                        |            | μS               |  |  |
| Overload Recovery Time              |                      | $V_{IN} \times Gain > V_S$                                                                               |            | 0.33                     |            | μS               |  |  |
| THD + Noise                         | THD+N                | $V_O=1V_{RMS},G=+1,f=1kHz,R_L=10k\Omega$                                                                 |            | 0.00027                  |            | %                |  |  |
| OUTPUT                              |                      |                                                                                                          |            |                          |            |                  |  |  |
| Voltage Output Swing from Rail      |                      | $R_L = 10k\Omega$                                                                                        |            | 10                       | 20         | mV               |  |  |
| Over Temperature                    |                      | $R_L = 10k\Omega$                                                                                        |            |                          | 40         | mV               |  |  |
| Short-Circuit Current               | I <sub>SC</sub>      |                                                                                                          |            | +30/-50                  |            | mA               |  |  |
| Capacitive Load Drive               | C <sub>LOAD</sub>    |                                                                                                          | See        | Typical Characte         | eristics   |                  |  |  |
| Open-Loop Output Impedance          | R <sub>O</sub>       |                                                                                                          |            | 150                      |            | Ω                |  |  |
| POWER SUPPLY                        |                      |                                                                                                          |            |                          |            |                  |  |  |
| Specified Voltage Range             | Vs                   |                                                                                                          | 2.2        |                          | 5.5        | V                |  |  |
| Quiescent Current per amplifier     | Ι <sub>Q</sub>       | $I_{O} = 0, V_{S} = +5.5V$                                                                               |            | 0.76                     | 1.05       | mA               |  |  |
| Over Temperature                    |                      |                                                                                                          |            |                          | 1.2        | mA               |  |  |
| TEMPERATURE RANGE                   |                      |                                                                                                          |            |                          |            |                  |  |  |
| Specified Range                     |                      |                                                                                                          | -40        |                          | +125       | °C               |  |  |
| Thermal Resistance                  | $\theta_{JA}$        |                                                                                                          |            |                          |            | °C/W             |  |  |
| SC70-5                              | 1                    |                                                                                                          |            | 250                      |            | °C/W             |  |  |
| SOT23-5                             |                      |                                                                                                          |            | 200                      |            | °C/W             |  |  |
| MSOP-8, SO-8, TSSOP-14              |                      |                                                                                                          |            | 150                      | 1          | °C/W             |  |  |

TEXAS INSTRUMENTS

www.ti.com

#### **PIN CONFIGURATIONS**



(1) NC denotes no internal connection.

(2) Connect thermal die to V-.



**OPA377** OPA4377 SBOS504B-FEBRUARY 2010-REVISED JANUARY 2011

#### www.ti.com

#### **TYPICAL CHARACTERISTICS**

At  $T_A = +25^{\circ}$ C,  $V_S = +5$ V,  $R_L = 10$ k $\Omega$  connected to  $V_S/2$ ,  $V_{CM} = V_S/2$ , and  $V_{OUT} = V_S/2$ , unless otherwise noted.















0.1Hz to 10Hz **INPUT VOLTAGE NOISE** 







#### **TOTAL HARMONIC DISTORTION + NOISE** vs FREQUENCY

#### © 2010-2011, Texas Instruments Incorporated

## **OPA377 OPA2377** OPA4377

-50

Common-Mode Rejection Ratio (dB)

2.0

-50

-25

Input Bias Current (pA)

2.5

Quiescent Current (µA)



Figure 11.

Temperature (°C)





OPA377 OPA2377 OPA4377 SBOS504B – FEBRUARY 2010 – REVISED JANUARY 2011

#### www.ti.com

#### **TYPICAL CHARACTERISTICS (continued)**

At  $T_A = +25^{\circ}$ C,  $V_S = +5$ V,  $R_L = 10$ k $\Omega$  connected to  $V_S/2$ ,  $V_{CM} = V_S/2$ , and  $V_{OUT} = V_S/2$ , unless otherwise noted.



### MAXIMUM OUTPUT VOLTAGE vs FREQUENCY



#### Figure 14.

#### SMALL-SIGNAL PULSE RESPONSE



#### Figure 16.



#### SMALL-SIGNAL OVERSHOOT vs LOAD CAPACITANCE







### OPA377 OPA2377 OPA4377 SBOS504B - FEBRUARY 2010 - REVISED JANUARY 2011



Figure 19.

www.ti.com

ISTRUMENTS

EXAS

Figure 20.

8



### **APPLICATION INFORMATION**

#### **OPERATING CHARACTERISTICS**

The OPA377 family of amplifiers has parameters that are fully specified from 2.2V to 5.5V ( $\pm$ 1.1V to  $\pm$ 2.75V). Many of the specifications apply from –40°C to +125°C. Parameters that can exhibit significant variance with regard to operating voltage or temperature are presented in the Typical Characteristics.

#### GENERAL LAYOUT GUIDELINES

For best operational performance of the device, good printed circuit board (PCB) layout practices are required. Low-loss,  $0.1\mu$ F bypass capacitors must be connected between each supply pin and ground, placed as close to the device as possible. A single bypass capacitor from V+ to ground is applicable to single-supply applications.

#### **BASIC AMPLIFIER CONFIGURATIONS**

The OPA377 family is unity-gain stable. It does not exhibit output phase inversion when the input is overdriven. A typical single-supply connection is shown in Figure 21. The OPA377 is configured as a basic inverting amplifier with a gain of -10V/V. This single-supply connection has an output centered on the common-mode voltage, V<sub>CM</sub>. For the circuit shown, this voltage is 2.5V, but may be any value within the common-mode input voltage range.



Figure 21. Basic Single-Supply Connection

### COMMON-MODE VOLTAGE RANGE

The input common-mode voltage range of the OPA377 series extends 100mV beyond the supply rails. The offset voltage of the amplifier is low, from approximately (V–) to (V+) – 1V, as shown in Figure 22. The offset voltage increases as common-mode voltage exceeds (V+) –1V. Common-mode rejection is specified from (V–) to (V+) - 1.3V.



Figure 22. Offset and Common-Mode Voltage



### INPUT AND ESD PROTECTION

The OPA377 family incorporates internal electrostatic discharge (ESD) protection circuits on all pins. In the case of input and output pins, this protection primarily consists of current steering diodes connected between the input and power-supply pins. These ESD protection diodes also provide in-circuit, input overdrive protection, as long as the current is limited to 10mA as stated in the Absolute Maximum Ratings. Figure 23 shows how a series input resistor may be added to the driven input to limit the input current. The added resistor contributes thermal noise at the amplifier input and its value should be kept to a minimum in noise-sensitive applications.



Figure 23. Input Current Protection

#### EMI SUSCEPTIBILITY AND INPUT FILTERING

Operational amplifiers vary in susceptibility to electromagnetic interference (EMI). If conducted EMI enters the operational amplifier, the dc offset observed at the amplifier output may shift from the nominal value while the EMI is present. This shift is a result of signal rectification associated with the internal semiconductor junctions. While all amplifier pin functions can be affected by EMI, the input pins are likely to be the most susceptible. The OPA377 operational amplifier family incorporates an internal input low-pass filter that reduces the amplifier response to EMI. Both common-mode and differential mode filtering are provided by the input filter. The filter is designed for a cutoff frequency of approximately 75MHz (-3dB), with a roll-off of 20dB per decade.

### CAPACITIVE LOAD AND STABILITY

The OPA377 series of amplifiers may be used in applications where driving a capacitive load is required. As with all op amps, there may be specific instances where the OPAx377 can become unstable. leading to oscillation. The particular op amp circuit configuration, layout, gain, and output loading are some of the factors to consider when establishing whether an amplifier will be stable in operation. An op amp in the unity-gain (+1V/V) buffer configuration and driving a capacitive load exhibits a greater tendency to be unstable than an amplifier operated at a higher noise gain. The capacitive load, in conjunction with the op amp output resistance, creates a pole within the feedback loop that degrades the phase margin. The degradation of the phase margin increases as the capacitive loading increases.

The OPAx377 in a unity-gain configuration can directly drive up to 250pF pure capacitive load. Increasing the gain enhances the ability of the amplifier to drive greater capacitive loads; see the typical characteristic plot, Small-Signal Overshoot vs Capacitive Load. In unity-gain configurations, capacitive load drive can be improved by inserting a small (10 $\Omega$  to 20 $\Omega$ ) resistor, R<sub>S</sub>, in series with the output, as shown in Figure 24. This resistor significantly reduces ringing while maintaining dc performance for purely capacitive loads. However, if there is a resistive load in parallel with the capacitive load, a voltage divider is created, introducing a gain error at the output and slightly reducing the output swing. The error introduced is proportional to the ratio  $R_{s}/R_{l}$ , and is generally negligible at low output current levels.



Figure 24. Improving Capacitive Load Drive



### **ACTIVE FILTERING**

The OPA377 series is well-suited for filter applications requiring a wide bandwidth, fast slew rate, low-noise, single-supply operational amplifier. Figure 25 shows a 50kHz, 2nd-order, low-pass filter. The components have been selected to provide a maximally-flat Butterworth response. Beyond the cutoff frequency, roll-off is –40dB/dec. The Butterworth response is ideal for applications requiring predictable gain characteristics such as the anti-aliasing filter used ahead of an analog-to-digital converter (ADC).



Figure 25. Second-Order Butterworth 50kHz Low-Pass Filter

# DRIVING AN ANALOG-TO-DIGITAL CONVERTER

The low noise and wide gain bandwidth of the OPA377 family make it an ideal driver for ADCs. Figure 26 illustrates the OPA377 driving an ADS8327, 16-bit, 250kSPS converter. The amplifier is connected as a unity-gain, noninverting buffer.



(1) Suggested value; may require adjustment based on specific application.

(2) Initial calibration recommended.

#### Figure 26. Driving an ADS8327<sup>(2)</sup>



Page

### **REVISION HISTORY**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| CI | hanges from Revision A (October 2010) to Revision B                                         | Page |
|----|---------------------------------------------------------------------------------------------|------|
| •  | Changed document status to production data                                                  | 1    |
| •  | Deleted cross-reference to note 2 and shading from DCK package in Package Information table | 2    |
| •  | Updated Figure 22                                                                           | 9    |

#### Changes from Original (February 2010) to Revision A

| • | Deleted DFN from list of packages in final Features bullet                                                 | 1 |
|---|------------------------------------------------------------------------------------------------------------|---|
| • | Deleted DFN package from Description section                                                               | 1 |
| • | Updated Input Bias Current vs Temperature plot                                                             | 1 |
| • | Deleted cross-reference to note 2 and shading from all packages except SC70-5 in Package Information table | 2 |
| • | Deleted DFN-8 package from Package Information table                                                       | 2 |
| • | Deleted Temperature Range, DFN-8 parameter from Electrical Characteristics table                           | 3 |
| • | Deleted DFN-8 pin configuration                                                                            | 4 |
| • | Updated Figure 11                                                                                          | 6 |
|   |                                                                                                            |   |



### PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material  | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------|---------------------|--------------|-------------------------|---------|
|                  |               |              |                    |      |                |                 | (6)                            |                     |              |                         |         |
| OPA2377AID       | ACTIVE        | SOIC         | D                  | 8    | 75             | RoHS & Green    | NIPDAU                         | Level-2-260C-1 YEAR | -40 to 125   | O2377A                  | Samples |
| OPA2377AIDGKR    | ACTIVE        | VSSOP        | DGK                | 8    | 2500           | RoHS & Green    | Call TI   NIPDAUAG<br>  NIPDAU | Level-2-260C-1 YEAR | -40 to 125   | ΟΤΑQ                    | Samples |
| OPA2377AIDGKT    | ACTIVE        | VSSOP        | DGK                | 8    | 250            | RoHS & Green    | Call TI   NIPDAUAG<br>  NIPDAU | Level-2-260C-1 YEAR | -40 to 125   | ΟΤΑQ                    | Samples |
| OPA2377AIDR      | ACTIVE        | SOIC         | D                  | 8    | 2500           | RoHS & Green    | NIPDAU                         | Level-2-260C-1 YEAR | -40 to 125   | O2377A                  | Samples |
| OPA377AID        | ACTIVE        | SOIC         | D                  | 8    | 75             | RoHS & Green    | NIPDAU                         | Level-2-260C-1 YEAR | -40 to 125   | OP377A                  | Samples |
| OPA377AIDBVR     | ACTIVE        | SOT-23       | DBV                | 5    | 3000           | RoHS & Green    | NIPDAU                         | Level-2-260C-1 YEAR | -40 to 125   | PAG                     | Samples |
| OPA377AIDBVT     | ACTIVE        | SOT-23       | DBV                | 5    | 250            | RoHS & Green    | NIPDAU                         | Level-2-260C-1 YEAR | -40 to 125   | PAG                     | Samples |
| OPA377AIDCKR     | ACTIVE        | SC70         | DCK                | 5    | 3000           | RoHS & Green    | NIPDAU                         | Level-2-260C-1 YEAR | -40 to 125   | PAF                     | Samples |
| OPA377AIDCKT     | ACTIVE        | SC70         | DCK                | 5    | 250            | RoHS & Green    | NIPDAU                         | Level-2-260C-1 YEAR | -40 to 125   | PAF                     | Samples |
| OPA377AIDR       | ACTIVE        | SOIC         | D                  | 8    | 2500           | RoHS & Green    | NIPDAU                         | Level-2-260C-1 YEAR | -40 to 125   | OP377A                  | Samples |
| OPA4377AIPW      | ACTIVE        | TSSOP        | PW                 | 14   | 90             | RoHS & Green    | NIPDAU                         | Level-2-260C-1 YEAR | -40 to 125   | OP4377A                 | Samples |
| OPA4377AIPWR     | ACTIVE        | TSSOP        | PW                 | 14   | 2000           | RoHS & Green    | NIPDAU                         | Level-2-260C-1 YEAR | -40 to 125   | OP4377A                 | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW**: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.



## PACKAGE OPTION ADDENDUM

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF OPA2377, OPA377, OPA4377 :

• Automotive : OPA2377-Q1, OPA377-Q1, OPA4377-Q1

NOTE: Qualified Version Definitions:

• Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects

Texas

STRUMENTS

### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| Device        | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| OPA2377AIDGKR | VSSOP           | DGK                | 8  | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| OPA2377AIDGKT | VSSOP           | DGK                | 8  | 250  | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| OPA2377AIDR   | SOIC            | D                  | 8  | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| OPA377AIDBVR  | SOT-23          | DBV                | 5  | 3000 | 180.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| OPA377AIDBVR  | SOT-23          | DBV                | 5  | 3000 | 180.0                    | 8.4                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |
| OPA377AIDBVT  | SOT-23          | DBV                | 5  | 250  | 180.0                    | 8.4                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |
| OPA377AIDBVT  | SOT-23          | DBV                | 5  | 250  | 179.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| OPA377AIDCKR  | SC70            | DCK                | 5  | 3000 | 179.0                    | 8.4                      | 2.2        | 2.5        | 1.2        | 4.0        | 8.0       | Q3               |
| OPA377AIDCKT  | SC70            | DCK                | 5  | 250  | 179.0                    | 8.4                      | 2.2        | 2.5        | 1.2        | 4.0        | 8.0       | Q3               |
| OPA377AIDR    | SOIC            | D                  | 8  | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| OPA4377AIPWR  | TSSOP           | PW                 | 14 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |



## PACKAGE MATERIALS INFORMATION

3-Jun-2022



| *All dimensions are nominal |              |                 |      |      |             |            |             |
|-----------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| OPA2377AIDGKR               | VSSOP        | DGK             | 8    | 2500 | 366.0       | 364.0      | 50.0        |
| OPA2377AIDGKT               | VSSOP        | DGK             | 8    | 250  | 366.0       | 364.0      | 50.0        |
| OPA2377AIDR                 | SOIC         | D               | 8    | 2500 | 356.0       | 356.0      | 35.0        |
| OPA377AIDBVR                | SOT-23       | DBV             | 5    | 3000 | 213.0       | 191.0      | 35.0        |
| OPA377AIDBVR                | SOT-23       | DBV             | 5    | 3000 | 223.0       | 270.0      | 35.0        |
| OPA377AIDBVT                | SOT-23       | DBV             | 5    | 250  | 223.0       | 270.0      | 35.0        |
| OPA377AIDBVT                | SOT-23       | DBV             | 5    | 250  | 213.0       | 191.0      | 35.0        |
| OPA377AIDCKR                | SC70         | DCK             | 5    | 3000 | 213.0       | 191.0      | 35.0        |
| OPA377AIDCKT                | SC70         | DCK             | 5    | 250  | 213.0       | 191.0      | 35.0        |
| OPA377AIDR                  | SOIC         | D               | 8    | 2500 | 356.0       | 356.0      | 35.0        |
| OPA4377AIPWR                | TSSOP        | PW              | 14   | 2000 | 356.0       | 356.0      | 35.0        |

### TEXAS INSTRUMENTS

www.ti.com

3-Jun-2022

### TUBE



### - B - Alignment groove width

#### \*All dimensions are nominal

| Device      | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|-------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| OPA2377AID  | D            | SOIC         | 8    | 75  | 506.6  | 8      | 3940   | 4.32   |
| OPA377AID   | D            | SOIC         | 8    | 75  | 506.6  | 8      | 3940   | 4.32   |
| OPA4377AIPW | PW           | TSSOP        | 14   | 90  | 508    | 8.5    | 3250   | 2.8    |

# **DCK0005A**



# **PACKAGE OUTLINE**

## SOT - 1.1 max height

SMALL OUTLINE TRANSISTOR



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  This drawing is subject to change without notice.
  Reference JEDEC MO-203.

- 4. Support pin may differ or may not be present.



# **DCK0005A**

# **EXAMPLE BOARD LAYOUT**

### SOT - 1.1 max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

4. Publication IPC-7351 may have alternate designs.5. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# DCK0005A

# **EXAMPLE STENCIL DESIGN**

## SOT - 1.1 max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

7. Board assembly site may have different recommendations for stencil design.



<sup>6.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

# **DBV0005A**



## **PACKAGE OUTLINE**

## SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. Refernce JEDEC MO-178.

- 4. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25 mm per side.
- 5. Support pin may differ or may not be present.



# DBV0005A

# **EXAMPLE BOARD LAYOUT**

## SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



## DBV0005A

# **EXAMPLE STENCIL DESIGN**

## SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



PW (R-PDSO-G14)

PLASTIC SMALL OUTLINE



A. An integration of the information o

Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.

Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.

E. Falls within JEDEC MO-153





NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



# D0008A



## **PACKAGE OUTLINE**

### SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



#### NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.

- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



# D0008A

# **EXAMPLE BOARD LAYOUT**

### SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



## D0008A

# **EXAMPLE STENCIL DESIGN**

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



DGK (S-PDSO-G8)

PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per end.

- D Body width does not include interlead flash. Interlead flash shall not exceed 0.50 per side.
- E. Falls within JEDEC MO-187 variation AA, except interlead flash.



# DGK (S-PDSO-G8)

## PLASTIC SMALL OUTLINE PACKAGE



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated