- Meets or Exceeds EIA Standard RS-485
- Designed for High-Speed Multipoint Transmission on Long Bus Lines in Noisy Environments
- Support Data Rates up to and Exceeding Ten Million Transfers Per Second
- Common-Mode Output Voltage Range of –7 V to 12 V
- Positive- and Negative-Current Limiting
- Low Power Consumption . . . 1.5 mA Max (Output Disabled)
- Functionally Interchangeable With SN75172

#### description

The SN65LBC172 and SN75LBC172 are monolithic quadruple differential line drivers with 3-state outputs. Both devices are designed to meet the requirements of EIA Standard RS-485. These devices are optimized for balanced multipoint bus transmission at data rates up to and exceeding 10 million bits per second. Each driver features wide positive and negative common-mode output voltage ranges, current limiting, and thermal-shutdown circuitry making it suitable for party-line applications in noisy environments. Both devices are designed using LinBiCMOS<sup>™</sup>, facilitating ultra-low power consumption and inherent robustness.

Both the SN65LBC172 and SN75LBC172 provide positive- and negative-current limiting and thermal shutdown for protection from line fault conditions on the transmission bus line. These devices offer optimum performance when used with the SN75LBC173 or SN75LBC175 quadruple line receivers. The SN65LBC172 and SN75LBC172 are available in the 16-pin DIP package (N) and the 20-pin wide-body smalloutline inline-circuit (SOIC) package (DW).

The SN75LBC172 is characterized for operation over the commercial temperature range of  $0^{\circ}$ C to 70°C. The SN65LBC172 is characterized over the industrial temperature range of  $-40^{\circ}$ C to  $85^{\circ}$ C.



□v<sub>cc</sub>





NC – No internal connection

FUNCTION TABLE (each driver)

| INPUT | ENAE | BLES | OUTPUTS |   |  |  |
|-------|------|------|---------|---|--|--|
| Α     | G    | G    | Y       | Z |  |  |
| Н     | Н    | Х    | Н       | L |  |  |
| L     | н    | Х    | L       | Н |  |  |
| Н     | Х    | L    | н       | L |  |  |
| L     | Х    | L    | L       | Н |  |  |
| Х     | L    | Н    | Z       | Z |  |  |

H = high level, L = low level,

X = irrelevant, Z = high impedance (off)



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

LinBiCMOS is a trademark of Texas Instruments Incorporated.

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.



SLLS163E – JULY 1993 – REVISED APRIL 2006

#### logic symbol<sup>†</sup>



<sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. Pin numbers shown are for the N package.

#### schematic diagrams of inputs and outputs

logic diagram (positive logic)







SLLS163E - JULY 1993 - REVISED APRIL 2006

#### absolute maximum ratings<sup>†</sup>

| Supply voltage range, V <sub>CC</sub> (see Note 1)                                                          |                |
|-------------------------------------------------------------------------------------------------------------|----------------|
| Output voltage rang <u>e,</u> V <sub>O</sub>                                                                |                |
| Voltage range at A, G, G                                                                                    |                |
| Continuous power dissipation                                                                                |                |
| Storage temperature range, T <sub>stg</sub>                                                                 | –65°C to 150°C |
| Storage temperature range, T <sub>stg</sub><br>Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds |                |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

<sup>‡</sup> The maximum operating junction temperature is internally limited. Use the dissipation rating table to operate below this temperature. NOTE 1: All voltage values are with respect to GND.

#### recommended operating conditions

|                                                                         |                                          | MIN   | NOM                       | MAX  | UNIT |  |  |
|-------------------------------------------------------------------------|------------------------------------------|-------|---------------------------|------|------|--|--|
| Supply voltage, V <sub>CC</sub>                                         |                                          | 4.75  | 5                         | 5.25 | V    |  |  |
| High-level input voltage, V <sub>IH</sub>                               | 2                                        |       |                           | V    |      |  |  |
| Low-level input voltage, VIL                                            | Low-level input voltage, V <sub>IL</sub> |       |                           |      |      |  |  |
|                                                                         | ) (                                      |       | 12                        | V    |      |  |  |
| Voltage at any bus terminal (separately or common mode), $V_{\mbox{O}}$ | Y or Z                                   |       |                           | -7   | V    |  |  |
| High-level output current, I <sub>OH</sub>                              | Y or Z                                   |       | -60                       |      |      |  |  |
| Low-level output current, IOL                                           | Y or Z                                   |       |                           | 60   | mA   |  |  |
| Continuous total power dissipation                                      |                                          | See [ | See Dissipation Rating Ta |      |      |  |  |
| Junction temperature, TJ                                                |                                          |       |                           | 140  | °C   |  |  |
| Operating free air temperature Te                                       | SN65LBC172                               | -40   | -40 85                    |      | - °C |  |  |
| Operating free-air temperature, T <sub>A</sub>                          | SN75LBC172                               | 0     |                           | 70   | C    |  |  |

#### **DISSIPATION RATING TABLE**

| PACKAGE | THERMAL<br>MODEL   | T <sub>A</sub> < 25°C<br>POWER RATING | DERATING FACTOR<br>ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> = 70°C<br>POWER RATING | T <sub>A</sub> = 85°C<br>POWER RATING |
|---------|--------------------|---------------------------------------|------------------------------------------------|---------------------------------------|---------------------------------------|
| 514     | Low K <sup>†</sup> | 1094 mW                               | 10.4 mW/°C                                     | 625 mW                                | 469 mW                                |
| DW      | High K‡            | 1669 mW                               | 15.9 mW/°C                                     | 954 mW                                | 715 mW                                |
| N       |                    | 1150 mW                               | 9.2 mW/°C                                      | 736 mW                                | 598 mW                                |

<sup>†</sup> In accordance with the low effective thermal conductivity metric definitions of EIA/JESD 51–3.

<sup>‡</sup> In accordance with the high effective thermal conductivity metric definitions of EIA/JESD 51–7.



SLLS163E - JULY 1993 - REVISED APRIL 2006

# electrical characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                   | PARAMETER                                          | TEST                          | CONDITIONS             | MIN | TYP† | MAX      | UNIT |  |
|-------------------|----------------------------------------------------|-------------------------------|------------------------|-----|------|----------|------|--|
| VIK               | Input clamp voltage                                | lj = – 18 mA                  |                        |     |      | -1.5     | V    |  |
|                   |                                                    | R <sub>1</sub> = 54 Ω,        | SN65LBC172             | 1.1 | 1.8  | 5        |      |  |
|                   |                                                    | See Figure 1                  | SN75LBC172             | 1.5 | 1.8  | 5        |      |  |
| IVodi             | Differential output voltage‡                       | $R_{1} = 60 \Omega_{2}$       | SN65LBC172             | 1.1 | 1.7  | 5        | V    |  |
|                   |                                                    | See Figure 2                  | SN75LBC172             | 1.5 | 1.7  | 5        |      |  |
| $\Delta  V_{OD} $ | Change in magnitude of common-mode output voltage§ |                               |                        |     |      | ±0.2     | V    |  |
| V <sub>OC</sub>   | Common-mode output voltage                         | R <sub>L</sub> = 54 Ω,        | See Figure 1           |     |      | 3<br>- 1 | V    |  |
| ∆ Voc             | Change in magnitude of common-mode output voltage§ |                               |                        |     |      | ±0.2     | V    |  |
| IO                | Output current with power off                      | $V_{CC} = 0,$                 | $V_{O} = -7 V$ to 12 V |     |      | ±100     | μΑ   |  |
| IOZ               | High-impedance-state output current                | $V_{O} = -7 V to$             | 12 V                   |     |      | ±100     | μΑ   |  |
| ΙΗ                | High-level input current                           | V <sub>I</sub> = 2.4 V        |                        |     |      | -100     | μΑ   |  |
| IIL               | Low-level input current                            | V <sub>I</sub> = 0.4 V        |                        |     |      | -100     | μΑ   |  |
| los               | Short-circuit output current                       | $V_0 = -7 V \text{ to } 12 V$ |                        |     |      | ±250     | mA   |  |
|                   | Supply surrent (all drivers)                       | No load                       | Outputs enabled        |     |      | 7        | ~^   |  |
| ICC               | Supply current (all drivers)                       | INU IUAU                      | Outputs disabled       |     |      | 1.5      | mA   |  |

<sup>†</sup> All typical values are at  $V_{CC} = 5 \text{ V}$  and  $T_A = 25^{\circ}\text{C}$ .

<sup>‡</sup> The minimum V<sub>OD</sub> specification does not fully comply with EIA-485 at operating temperatures below 0°C. The lower output signal should be used to determine the maximum signal-transmission distance.

 $\Delta |V_{OD}|$  and  $\Delta |V_{OC}|$  are the changes in magnitude of  $V_{OD}$  and  $V_{OC}$ , respectively, that occur when the input changes from a high level to a low level.

### switching characteristics, V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C

|                    | PARAMETER                           | TEST                   | CONDITIONS   | MIN | TYP | MAX | UNIT |
|--------------------|-------------------------------------|------------------------|--------------|-----|-----|-----|------|
| <sup>t</sup> d(OD) | Differential output delay time      | D. 540                 |              | 2   | 11  | 20  |      |
| <sup>t</sup> t(OD) | Differential output transition time | R <sub>L</sub> = 54 Ω, | See Figure 3 | 10  | 15  | 25  | ns   |
| <sup>t</sup> PZH   | Output enable time to high level    | RL = 110 Ω,            | See Figure 4 |     | 20  | 30  | ns   |
| <sup>t</sup> PZL   | Output enable time to low level     | RL = 110 Ω,            | See Figure 5 |     | 21  | 30  | ns   |
| <sup>t</sup> PHZ   | Output disable time from high level | RL = 110 Ω,            | See Figure 4 |     | 48  | 70  | ns   |
| <sup>t</sup> PLZ   | Output disable time from low level  | RL = 110 Ω,            | See Figure 5 |     | 21  | 30  | ns   |



SLLS163E - JULY 1993 - REVISED APRIL 2006

#### PARAMETER MEASUREMENT INFORMATION



Figure 1. Differential and Common-Mode Output Voltages



- NOTES: A. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  1 MHz, duty cycle = 50%, t<sub>r</sub>  $\leq$  5 ns, t<sub>f</sub>  $\leq$  5 ns, Z<sub>O</sub> = 50  $\Omega$ .
  - B. CL includes probe and stray capacitance.

#### Figure 2. Driver VOD Test Circuit



- NOTES: A. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  1 MHz, duty cycle = 50%, t<sub>r</sub>  $\leq$  5 ns, t<sub>f</sub>  $\leq$  5 ns, Z<sub>O</sub> = 50  $\Omega$ .
  - B. CL includes probe and stray capacitance.

Figure 3. Driver Differential-Output Test Circuit and Delay and Transition-Time Waveforms



SLLS163E - JULY 1993 - REVISED APRIL 2006



**TEST CIRCUIT** 

**VOLTAGE WAVEFORMS** 

- NOTES: A. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  1 MHz, duty cycle = 50%, t<sub>f</sub>  $\leq$  5 ns, t<sub>f</sub>  $\leq$  5 ns, Z<sub>O</sub> = 50  $\Omega$ .
  - B.  $C_L$  includes probe and stray capacitance.

#### Figure 4. tPZH and tPHZ Test Circuit and Voltage Waveforms



**TEST CIRCUIT** 

#### **VOLTAGE WAVEFORMS**

- NOTES: A. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  1 MHz, duty cycle = 50%, t<sub>f</sub>  $\leq$  5 ns, t<sub>f</sub>  $\leq$  5 ns, Z<sub>O</sub> = 50  $\Omega$ .
  - B. CL includes probe and stray capacitance
  - C. To test the active-low enable  $\overline{G}$ , ground G and apply an inverted waveform to  $\overline{G}$ .

#### Figure 5. tpzL and tpLZ Test Circuit and Waveforms



SLLS163E - JULY 1993 - REVISED APRIL 2006

#### **TYPICAL CHARACTERISTICS**





SLLS163E - JULY 1993 - REVISED APRIL 2006



#### **TYPICAL CHARACTERISTICS**

#### THERMAL CHARACTERISTICS – DW PACKAGE

| PARAMETER                                                        | TEST CONDITIONS                                                                                                                                                                | MIN | TYP  | MAX  | UNIT |
|------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|------|------|
|                                                                  | Low-K board, no air flow                                                                                                                                                       |     | 96   |      |      |
| Junction–to–ambient thermal reisistance, $\theta_{JA}^{\dagger}$ | High-K board, no air flow                                                                                                                                                      |     | 62.9 |      |      |
| Junction–to–board thermal reisistance, $\theta_{JB}$             | High-K board, no air flow                                                                                                                                                      |     | 39.6 |      | °C/W |
| Junction–to–case thermal reisistance, $\theta_{JC}$              |                                                                                                                                                                                |     | 29.1 |      | 1    |
| Average power dissipation, P(AVG)                                | All four channels maximum loading,<br>maximum signaling rate, $R_L = 54 \Omega$ , input to<br>D is 10 Mbps 50% duty cycle square wave,<br>$V_{CC} = 5.25 V$ , $T_J = 130 °C$ . |     |      | 1100 | mW   |
| · · · · · · -                                                    | JEDEC high-K board model                                                                                                                                                       | -40 |      | 85   |      |
| Ambient free-air temperature, TA                                 | JEDEC high-K board model                                                                                                                                                       | -40 |      | 64   | °C   |
| Thermal shutdown junction temperature, T <sub>SD</sub>           |                                                                                                                                                                                |     | 165  |      | ]    |

<sup>†</sup> See TI application note literature number SZZA003, Package Thermal Characterization Methodologies, for an explanation of this parameter.



#### THERMAL CHARACTERISTICS OF IC PACKAGES

 $\Theta_{JA}$  (Junction-to-Ambient Thermal Resistance) is defined as the difference in junction temperature to ambient temperature divided by the operating power

 $\Theta_{\text{JA}}$  is NOT a constant and is a strong function of

- the PCB design (50% variation)
- altitude (20% variation)
- device power (5% variation)

 $\Theta_{JA}$  can be used to compare the thermal performance of packages if the specific test conditions are defined and used. Standardized testing includes specification of PCB construction, test chamber volume, sensor locations, and the thermal characteristics of holding fixtures.  $_{\Theta JA}$  is often misused when it is used to calculate junction temperatures for other installations.

TI uses two test PCBs as defined by JEDEC specifications. The low-k board gives *average* in-use condition thermal performance and consists of a single trace layer 25 mm long and 2-oz thick copper. The high-k board gives *best case* in–use condition and consists of two 1-oz buried power planes with a single trace layer 25 mm long with 2-oz thick copper. A 4% to 50% difference in  $\Theta_{JA}$  can be measured between these two test cards

 $\Theta_{JC}$  (Junction-to-Case Thermal Resistance) is defined as difference in junction temperature to case divided by the operating power. It is measured by putting the mounted package up against a copper block cold plate to force heat to flow from die, through the mold compound into the copper block.

 $\Theta_{JC}$  is a useful thermal characteristic when a heatsink is applied to package. It is NOT a useful characteristic to predict junction temperature as it provides pessimistic numbers if the case temperature is measured in a non-standard system and junction temperatures are backed out. It can be used with  $\Theta_{JB}$  in 1-dimensional thermal simulation of a package system.

 $\Theta_{JB}$  (Junction-to-Board Thermal Resistance) is defined to be the difference in the junction temperature and the PCB temperature at the center of the package (closest to the die) when the PCB is clamped in a cold–plate structure.  $\Theta_{JB}$  is only defined for the high-k test card.

 $\Theta_{JB}$  provides an overall thermal resistance between the die and the PCB. It includes a bit of the PCB thermal resistance (especially for BGA's with thermal balls) and can be used for simple 1-dimensional network analysis of package system (see Figure 12).



Figure 12. Thermal Resistance





#### PACKAGING INFORMATION

| Orderable Device | Status  | Package Type | •       | Pins | •    | Eco Plan     | Lead finish/  | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|---------|--------------|---------|------|------|--------------|---------------|--------------------|--------------|----------------|---------|
|                  | (1)     |              | Drawing |      | Qty  | (2)          | Ball material | (3)                |              | (4/5)          |         |
|                  |         |              |         |      |      |              | (6)           |                    |              |                |         |
| SN65LBC172DW     | LIFEBUY | SOIC         | DW      | 20   | 25   | RoHS & Green | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | SN65LBC172     |         |
| SN65LBC172N      | LIFEBUY | PDIP         | Ν       | 16   | 25   | RoHS & Green | NIPDAU        | N / A for Pkg Type | -40 to 85    | SN65LBC172N    |         |
| SN75LBC172DW     | ACTIVE  | SOIC         | DW      | 20   | 25   | RoHS & Green | NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | SN75LBC172     | Samples |
| SN75LBC172DWR    | ACTIVE  | SOIC         | DW      | 20   | 2000 | RoHS & Green | NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | SN75LBC172     | Samples |
| SN75LBC172N      | LIFEBUY | PDIP         | Ν       | 16   | 25   | RoHS & Green | NIPDAU        | N / A for Pkg Type | 0 to 70      | SN75LBC172N    |         |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



www.ti.com

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF SN75LBC172 :

Military : SN55LBC172

NOTE: Qualified Version Definitions:

• Military - QML certified for Military and Defense Applications

# PACKAGE MATERIALS INFORMATION

Texas Instruments

www.ti.com

#### TAPE AND REEL INFORMATION





### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| Device        | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN75LBC172DWR | SOIC            | DW                 | 20 | 2000 | 330.0                    | 24.4                     | 10.8       | 13.3       | 2.7        | 12.0       | 24.0      | Q1               |



www.ti.com

# PACKAGE MATERIALS INFORMATION

5-Jan-2022



\*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN75LBC172DWR | SOIC         | DW              | 20   | 2000 | 367.0       | 367.0      | 45.0        |



www.ti.com

#### TUBE



| *All | dimensions | are | nominal |
|------|------------|-----|---------|

| Device       | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | Τ (μm) | B (mm) |
|--------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| SN65LBC172DW | DW           | SOIC         | 20   | 25  | 507    | 12.83  | 5080   | 6.6    |
| SN65LBC172DW | DW           | SOIC         | 20   | 25  | 506.98 | 12.7   | 4826   | 6.6    |
| SN65LBC172N  | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |
| SN75LBC172DW | DW           | SOIC         | 20   | 25  | 507    | 12.83  | 5080   | 6.6    |
| SN75LBC172DW | DW           | SOIC         | 20   | 25  | 506.98 | 12.7   | 4826   | 6.6    |
| SN75LBC172N  | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |

# N (R-PDIP-T\*\*)

PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- $\triangle$  The 20 pin end lead shoulder width is a vendor option, either half or full width.



# **DW0020A**



# **PACKAGE OUTLINE**

#### SOIC - 2.65 mm max height

SOIC



NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm per side.
- 5. Reference JEDEC registration MS-013.



# DW0020A

# **EXAMPLE BOARD LAYOUT**

### SOIC - 2.65 mm max height

SOIC



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# DW0020A

# **EXAMPLE STENCIL DESIGN**

### SOIC - 2.65 mm max height

SOIC



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated