







#### SN65LVDS301

ZHCSS30E - FEBRUARY 2006 - REVISED OCTOBER 2020

# SN65LVDS301 可编程 27 位并行转串行发送器

# 1 特性

Texas

FlatLink<sup>™</sup>3G 串行接口技术 •

INSTRUMENTS

- 与 FlatLink3G 接收器 (例如 SN65LVDS302) 兼容
- 输入支持 24 位 RGB 视频模式接口
- 24 位 RGB 数据, 3 个控制位, 1 个奇偶校验位和 2个保留位,通过1条、2条或3条差分线路传输
- SubLVDS 差分电压电平
- 有效数据吞吐量高达 1755Mbps
- 三种节能工作模式
  - 有源模式 QVGA 17.4mW (典型值)
  - 有源模式 VGA 28.8mW (典型值)
  - 关断模式 0.5 µ A ( 典型值 )
  - 待机模式 0.5 µ A ( 典型值 )
- 通过总线交换提高 PCB 布局灵活性
- 1.8V 电源电压
- ESD 等级 > 2kV (HBM)
- 4MHz 65MHz 的像素时钟范围
- 所有 CMOS 输入的失效防护
- 封装:80 引脚,5mm × 5mm nFBGA<sup>®</sup>
- 极低 EMI 符合 SAE J1752/3 'M' 技术规范

### 2 应用

- 可穿戴设备(非医用)
- 平板电脑 ٠
- 手机
- 便携式电子产品
- 游戏
- 零售自动化和支付
- 楼宇自动化

# 3 说明

SN65LVDS301 串行器器件将 27 个并行数据输入转换 为 1、2 或 3 个次低压差分信号 (SubLVDS) 串行输 出。它从并行 CMOS 输入接口加载具有 24 个像素位 和 3 个控制位的移位寄存器。除了 27 个数据位,该器 件还在 30 位数据字中添加了一个奇偶校验位和两个保 留位。每个字通过像素时钟 (PCLK) 锁存到器件中。奇 偶校验位(奇校验)使接收器能够检测 single-bit 错 误。串行移位寄存器的上传速率为像素时钟数据速率的 30、15 或 10 倍,具体取决于所使用的串行链路数。 像素时钟的一个副本会通过单独的差分输出进行输出。

FPC 布线通常将 SN65LVDS301 与显示屏互连。与并 行信号相比, LVDS301 输出显著降低了 20dB 以上互 连的 EMI。器件本身的电磁辐射非常低,符合 SAE J1752/3 'M' 技术规范。(请见图 6-22)

SN65LVDS301 的工作温度范围是 - 40°C 至 85°C。 所有 CMOS 输入都提供失效防护功能,以保护它们在 加电期间免受损坏,并避免电流在加电期间流入器件输 入端。当 V<sub>DD</sub> 介于 0V 至 1.65V 之间时,可向所有 CMOS 输入施加高达 2.165V 的输入电压。

#### 器件信息(1)

| 器件型号        | 封装         | 封装尺寸(标称值)       |  |  |
|-------------|------------|-----------------|--|--|
| SN65LVDS301 | nFBGA (80) | 5.00mm × 5.00mm |  |  |

(1) 如需了解所有可用封装,请参阅数据表末尾的可订购产品附 录。







# **Table of Contents**

| 1 | 特性                                                  | . 1 |
|---|-----------------------------------------------------|-----|
| 2 | 应用                                                  | . 1 |
| 3 | 说明                                                  | . 1 |
| 4 | Revision History                                    | .2  |
| 5 | Pin Configuration and Functions                     | 3   |
| 6 | Specifications                                      | . 5 |
|   | 6.1 Absolute Maximum Ratings <sup>(1)</sup>         | 5   |
|   | 6.2 Thermal Information                             | 5   |
|   | 6.3 Recommended Operating Conditions <sup>(1)</sup> | . 6 |
|   | 6.4 Device Electrical Characteristics               | 7   |
|   | 6.5 Output Electrical Characteristics               | 7   |
|   | 6.6 Input Electrical Characteristics                | 8   |
|   | 6.7 Switching Characteristics                       | 8   |
|   | 6.8 Timing Characteristics                          | 9   |
|   | 6.9 Device Power Dissipation                        | . 9 |
|   | 6.10 Typical characteristics                        | 10  |
| 7 | Parameter Measurement Information                   | 14  |
| 8 | Detailed Description                                | 22  |
|   | 8.1 Overview                                        | 22  |
|   | 8.2 Functional Block Diagram                        | 23  |
|   |                                                     |     |

| 8.3 Feature Description                      | 23 |
|----------------------------------------------|----|
| 8.4 Device Functional Modes                  | 25 |
| 9 Application information                    | 30 |
| 9.1 Application Information                  | 30 |
| 9.2 Preventing Increased Leakage Currents in |    |
| Control Inputs                               | 30 |
| 9.3 VGA Application                          | 30 |
| 9.4 Dual LCD-Display Application             | 31 |
| 9.5 Typical Application Frequencies          | 31 |
| 10 Power Supply Design Recommendation        | 33 |
| 10.1 Decoupling Recommendation               | 33 |
| 11 Layout                                    | 34 |
| 11.1 Layout Guidelines                       | 34 |
| 12 Device and Documentation Support          | 35 |
| 12.1 支持资源                                    | 35 |
| 12.2 Trademarks                              | 35 |
| 12.3 静电放电警告                                  | 35 |
| 12.4 术语表                                     | 35 |
| 13 Mechanical Packaging and Orderable        |    |
| Information                                  | 36 |

**4 Revision History** 注:以前版本的页码可能与当前版本的页码不同

| CI | nanges from Revision D (August 2012) to Revision E (October 2020) | Page |
|----|-------------------------------------------------------------------|------|
| •  | 注:采用 MicroStar Jr. BGA 封装的器件采用层压 nFBGA 封装进行了重新设计。这种 nFBGA 封装提供    | 了类似  |
|    | 于数据表中的电气性能。该封装占用空间也类似于 MicroStar Jr. BGA。将在整个数据表中更新全新封装标          | 际识符  |
|    | 来代替已停止使用的封装标识符。                                                   | 1    |
| •  | 将 u*jr ZQE 更改为 nFBGA ZXH                                          | 1    |
| •  | Changed u*jr ZQE to nFBGA ZXH                                     | 3    |
| •  | Changed u*jr ZQE to nFBGA ZXH, updated thermal information        | 5    |
| •  | Added overview                                                    | 22   |
|    |                                                                   |      |



# **5** Pin Configuration and Functions

|   | 1             | 2          | 3                  | 4                  | 5          | 6          | 7                  | 8          | 9          |
|---|---------------|------------|--------------------|--------------------|------------|------------|--------------------|------------|------------|
| A |               | O<br>62/G5 | O<br><b>G4</b> /G3 | O<br><b>G6</b> /G1 | O<br>R0/B7 | O<br>R2/B5 |                    | O<br>R6/B1 |            |
| в | <b>G0</b> /G7 | O<br>G1/G6 | O<br>63/G4         | O<br>65/G2         | O<br>67/G0 | O<br>R1/B6 | ○<br><b>R3</b> /B4 | O<br>R5/B2 | O<br>R7/B0 |
| с | O<br>B6/R1    | O<br>B7/R0 |                    |                    |            |            |                    |            |            |
| D | O<br>B4/R3    | O<br>B5/R2 |                    |                    |            |            |                    | C<br>LS1   | 0<br>D2+   |
| E | O<br>B3/R4    |            |                    |                    |            |            |                    |            | D2-        |
| F | O<br>B1/R6    | O<br>B2/R5 |                    |                    |            |            |                    |            | 0<br>D1+   |
| G |               | 0<br>B0/R7 |                    |                    |            |            |                    |            | D1-        |
| н | О<br>нз       | ⊖<br>vs    |                    |                    |            |            |                    |            |            |
| J |               |            | O<br>TXEN          | 0-                 | D0+        | CLK-       | CLK+               |            |            |

RGB Input pin assignment based on SWAP pin setting:

# SWAP=0/SWAP=1

# 图 5-1. 80-Ball ZXH (Top View)

#### **Pin Functions**

| NAME        | PIN    | I/O | DESCRIPTION                                                                                                                                    |
|-------------|--------|-----|------------------------------------------------------------------------------------------------------------------------------------------------|
| D0+, D0 -   | J5, J4 |     | SubLVDS Data Link (active during normal operation)                                                                                             |
| D1+, D1 -   | F9, G9 |     | SubLVDS Data Link (active during normal operation when LS0 = high and LS1 = low, or LS0 = low and LS1=high; high impedance if LS0 = LS1 = low) |
| D2+, D2 -   | D9, E9 |     | SubLVDS Data Link (active during normal operation when LS0 = low and LS1 = high, high-impedance when LS1 = low)                                |
| CLK+, CLK - | J7, J6 |     | SubLVDS output Clock; clock polarity is fixed                                                                                                  |



#### **Pin Functions (continued)**

| NAME                | PIN                                                                                                    | I/O                         | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|---------------------|--------------------------------------------------------------------------------------------------------|-----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| R0 - R7             | A5/C2, B6/C1,<br>A6/D2, B7/D1,<br>A7/E1, B8/F2,<br>A8/F1, B9/G2                                        |                             | Red Pixel Data (8); pin assignment depends on SWAP pin setting                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| G0 - G7             | B1/B5, B2/A4,<br>A2/B4, B3/A3,<br>A3/B3, B4/A2,<br>A4/B2, B5/B1                                        |                             | Green Pixel Data (8); pin assignment depends on SWAP pin setting                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| B0 - B7             | B9/G2, A8/F1,<br>B8/F2, A7/E1,<br>B7/D1, A6/D2,<br>B6/C1, A5/C2                                        |                             | Blue Pixel Data (8); pin assignment depends on SWAP pin setting                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| HS                  | H1                                                                                                     |                             | Horizontal Sync                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| VS                  | H2                                                                                                     |                             | Vertical Sync                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| DE                  | J2                                                                                                     |                             | Data Enable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| PCLK                | G1                                                                                                     |                             | Input Pixel Clock; rising or falling clock polarity is selected by control input CPOL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| LS0, LS1            | C9, D8                                                                                                 |                             | Link Select (Determines active SubLVDS Data Links and PLL Range) See $\frac{1}{2}$ 8-2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| TXEN                | J3                                                                                                     |                             | Disables the CMOS Drivers and Turns Off the PLL, putting device in shutdown mode         1       Transmitter enabled         0       Transmitter disabled         (Shutdown)         Note: The TXEN input incorporates glitch-suppression logic to avoid device malfunction on short input spikes. It is necessary to pull TXEN high for longer than 10 μ s to enable the transmitter. It is necessary to pull the TXEN input low for longer than 10 μ s to disable the transmitter. At power up, the transmitter is enabled immediately if TXEN = 1 and disabled if TXEN = 0         Input Clock Polarity Selection |
| CPOL                | H9                                                                                                     | CMOS In                     | 0 - rising edge clocking<br>1 - falling edge clocking                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| SWAP                | J8                                                                                                     | CMOS In                     | Bus Swap swaps the bus pins to allow device placement on top or bottom<br>of pcb. See pinout drawing for pin assignments.<br>0 - data input from B0R7<br>1 - data input from R7B0                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| V <sub>DD</sub>     | C4                                                                                                     |                             | Supply Voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| GND                 | A1, A9, C5, C8, D4,<br>D5, D6, D7, E2, E4,<br>E5, E6, E7, F4, F5,<br>F6, F7, G4, G5, G6,<br>G7, H3, J1 | 1                           | Supply Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| V <sub>DDLVDS</sub> | H5, H8                                                                                                 | Power Supply <sup>(1)</sup> | SubLVDS I/O supply Voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| GND <sub>LVDS</sub> | G8, H4                                                                                                 |                             | SubLVDS Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| V <sub>DDPLLA</sub> | H7                                                                                                     |                             | PLL analog supply Voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| GND <sub>PLLA</sub> | H6                                                                                                     |                             | PLL analog GND                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| V <sub>DDPLLD</sub> | F8                                                                                                     |                             | PLL digital supply Voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| GND <sub>PLLD</sub> | E8                                                                                                     |                             | PLL digital GND                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |

(1) For a multilayer pcb, it is recommended to keep one common GND layer underneath the device and connect all ground terminals directly to this plane.



# 6 Specifications

# 6.1 Absolute Maximum Ratings<sup>(1)</sup>

over operating free-air temperature range (unless otherwise noted)

|                                       |                                                                                  | VALUE                                                                                            | UNIT    |
|---------------------------------------|----------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|---------|
| Supply voltage range, V <sub>DD</sub> | <sup>(2)</sup> , V <sub>DDPLLA</sub> , V <sub>DDPLLD</sub> , V <sub>DDLVDS</sub> | -0.3 to 2.175                                                                                    | V       |
| Voltage range at any input            | When $V_{DDx} > 0 V$                                                             | -0.5 to 2.175                                                                                    | V       |
| or output terminal                    | When $V_{DDx} \leq 0 V$                                                          | DDX       -0.5 to V_{DD} + 2.175       V         Body Model <sup>(3)</sup> (all Pins) $\pm 3$ kV |         |
|                                       | Human Body Model <sup>(3)</sup> (all Pins)                                       | ±3                                                                                               | kV      |
| Electrostatic discharge               | Charged-Device Mode <sup>(4)</sup> I (all Pins)                                  | ±500                                                                                             | V       |
|                                       | Machine Model <sup>(5)</sup> (all pins)                                          | ±200                                                                                             |         |
| Continuous power dissipation          |                                                                                  | See Dissipation Rating                                                                           | g Table |

Stresses beyond those listed under *absolute maximum ratings* may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under *recommended operating conditions* is not implied. Exposure to absolute maximum-rated conditions for extended periods may affect device reliability.

(2) All voltage values are with respect to the GND terminals.

(3) In accordance with JEDEC Standard 22, Test Method A114-A.

- (4) In accordance with JEDEC Standard 22, Test Method C101.
- (5) In accordance with JEDEC Standard 22, Test Method A115-A

#### 6.2 Thermal Information

|                        |                                              | SN65LVDS301    |      |  |
|------------------------|----------------------------------------------|----------------|------|--|
|                        | THERMAL METRIC <sup>(1)</sup>                | ZXH<br>(nFBGA) | UNIT |  |
|                        |                                              | 80 PINS        | ]    |  |
| R <sub>0 JA</sub>      | Junction-to-ambient thermal resistance       | 47.6           | °C/W |  |
| R <sub>0</sub> JC(top) | Junction-to-case (top) thermal resistance    | 33.1           | °C/W |  |
| R <sub>0 JB</sub>      | Junction-to-board thermal resistance         | 30.1           | °C/W |  |
| ΨJT                    | Junction-to-top characterization parameter   | 0.7            | °C/W |  |
| ψ <sub>JB</sub>        | Junction-to-board characterization parameter | 30.0           | °C/W |  |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.



# 6.3 Recommended Operating Conditions<sup>(1)</sup>

|                                                                                      |                                                   |                                                                            | MIN                 | NOM | MAX                    | UNIT   |
|--------------------------------------------------------------------------------------|---------------------------------------------------|----------------------------------------------------------------------------|---------------------|-----|------------------------|--------|
| V <sub>DD</sub><br>V <sub>DDPLLA</sub><br>V <sub>DDPLLD</sub><br>V <sub>DDLVDS</sub> | Supply voltages                                   |                                                                            | 1.65                | 1.8 | 1.95                   | V      |
| V <sub>DDn(PP)</sub>                                                                 |                                                   | Test set-up see 图 7-5                                                      |                     |     |                        |        |
|                                                                                      | Supply voltage noise                              | $f(PCLK) \leqslant 50$ MHz; $f(noise) = 1$ Hz to 2 GHz                     |                     |     | 100                    | mV     |
|                                                                                      | magnitude (all supplies)                          | f(PCLK) > 50 MHz; f(noise) = 1 Hz to 1 MHz                                 |                     |     | 100                    | IIIV   |
|                                                                                      |                                                   | f(PCLK) > 50 MHz; f(noise) > 1 MHz                                         |                     |     | 40                     |        |
|                                                                                      |                                                   | 1-Channel transmit mode, see   8-4                                         | 4                   |     | 15                     |        |
|                                                                                      |                                                   | 2-Channel transmit mode, see 图 8-5                                         | 8                   |     | 30                     | MHz    |
| f <sub>PCLK</sub>                                                                    | Pixel clock frequency                             | 3-Channel transmit mode, see   8-6                                         | 20                  |     | 65                     |        |
|                                                                                      |                                                   | Frequency threshold Standby mode to active mode <sup>(2)</sup> , see 图 7-9 | 0.5                 |     | 3                      |        |
| t <sub>H</sub> x f <sub>PCLK</sub>                                                   | PCLK input duty cycle                             |                                                                            | 0.33                |     | 0.67                   |        |
| T <sub>A</sub>                                                                       | Operating free-air temperature                    |                                                                            | - 40                |     | 85                     | °C     |
| t <sub>jit(per)PCLK</sub>                                                            | PCLK RMS period jitter <sup>(3)</sup>             |                                                                            |                     |     | 5                      | ps-rms |
| t <sub>jit(TJ)PCLK</sub>                                                             | PCLK total jitter                                 | Measured on PCLK input                                                     |                     |     | 0.05/f <sub>PCLK</sub> | s      |
| tjit(CC)PCLK                                                                         | PCLK peak<br>cycle-to-cycle jitter <sup>(4)</sup> |                                                                            |                     |     | 0.02/f <sub>PCLK</sub> | s      |
| PCLK, R[0:7],                                                                        | G[0:7], B[0:7], VS, HS, DE, P                     | CLK, LS[1:0], CPOL, TXEN, SWAP                                             |                     |     |                        |        |
| V <sub>IH</sub>                                                                      | High-level input voltage                          |                                                                            | 0.7×V <sub>DD</sub> |     | V <sub>DD</sub>        | V      |
| V <sub>IL</sub>                                                                      | Low-level input voltage                           |                                                                            |                     |     | $0.3 \times V_{DD}$    | V      |
| t <sub>DS</sub>                                                                      | Data set up time prior to<br>PCLK transition      |                                                                            | 2.0                 |     |                        | ns     |
| t <sub>DH</sub>                                                                      | Data hold time after PCLK transition              | (FULN) - 03 MINZ, See 12 (-)                                               | 2.0                 |     |                        | ns     |

(1) Unused single-ended inputs must be held high or low to prevent them from floating.

(2) PCLK input frequencies lower than 500 kHz force the SN65LVDS301into standby mode. Input frequencies between 500 kHz and 3 MHz may or may not activate the SN65LVDS301. Input frequencies beyond 3 MHz activate the SN65LVDS301.

(3) Period jitter is the deviation in cycle time of a signal with respect to the ideal period over a random sample of 100,000 cycles.

(4) Cycle-to-cycle jitter is the variation in cycle time of a signal between adjacent cycles; over a random sample of 1,000 adjacent cycle pairs.



# **6.4 Device Electrical Characteristics**

| over recommended o | perating conditions | (unless otherwise noted) |
|--------------------|---------------------|--------------------------|
|                    | perading conditions |                          |

| PARAM<br>ETER   | TEST CONDITIONS                                                                                                                        |                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                               |  | TYP <sup>(1)</sup> | MAX  | UNIT |
|-----------------|----------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--------------------|------|------|
|                 |                                                                                                                                        | V <sub>DD</sub> =V <sub>DDPLLA</sub> =V <sub>DDPLLD</sub> =V <sub>DDLVDS</sub> ,                                                                                                                                                                                                        | f <sub>PCLK</sub> = 4 MHz                                                                                                                                                                     |  | 9.0                | 11.4 |      |
|                 |                                                                                                                                        | $R_{L(CLK)}=R_{L(D0)}=100 \Omega, V_{IH}=V_{DD}, V_{IL}=0 V, TXEN$                                                                                                                                                                                                                      | f <sub>PCLK</sub> = 6 MHz                                                                                                                                                                     |  | 10.6               | 12.6 | mA   |
|                 | 10614                                                                                                                                  | alternating 1010 serial bit pattern                                                                                                                                                                                                                                                     | f <sub>PCLK</sub> = 15 MHz                                                                                                                                                                    |  | 16                 | 18.8 |      |
|                 | TCHIM                                                                                                                                  | $V_{DD} = V_{DDPLLA} = V_{DDPLLD} = V_{DDLVDS},$                                                                                                                                                                                                                                        | f <sub>PCLK</sub> = 4 MHz                                                                                                                                                                     |  | 8.0                |      |      |
|                 |                                                                                                                                        | $ R_{L(PCLK)}=R_{L(D0)}=100 \ \Omega, \ V_{IH}=V_{DD}, \ V_{IL}=0 \ V, \ TXEN$                                                                                                                                                                                                          | f <sub>PCLK</sub> = 6 MHz                                                                                                                                                                     |  | 8.9                |      | mA   |
|                 |                                                                                                                                        | typical power test pattern (see 表 7-2)                                                                                                                                                                                                                                                  | f <sub>PCLK</sub> = 15 MHz                                                                                                                                                                    |  | 14.0               |      |      |
|                 |                                                                                                                                        | V <sub>DD</sub> =V <sub>DDPLLA</sub> =V <sub>DDPLLD</sub> =V <sub>DDLVDS</sub> ,                                                                                                                                                                                                        | f <sub>PCLK</sub> = 8 MHz                                                                                                                                                                     |  | 13.7               | 15.9 |      |
|                 | 2ChM                                                                                                                                   | $ \begin{array}{l} R_{L(CLK)} = R_{L(Dx)} = 100 \ \Omega, \ V_{IH} = V_{DD}, \ V_{IL} = 0 \ V, \ TXEN \\ at \ V_{DD}, \\ atternating \ 1010 \ serial \ bit \ pattern; \end{array} $                                                                                                     | f <sub>PCLK</sub> = 22 MHz                                                                                                                                                                    |  | 18.4               | 22.0 | mA   |
|                 |                                                                                                                                        |                                                                                                                                                                                                                                                                                         | f <sub>PCLK</sub> = 30 MHz                                                                                                                                                                    |  | 21.4               | 25.8 |      |
|                 |                                                                                                                                        | $ \begin{array}{l} V_{DD}=V_{DDPLLA}=V_{DDPLLD}=V_{DDLVDS},\\ R_{L(PCLK)}=R_{L(D0)}=100\ \Omega,\ V_{IH}=V_{DD},\ V_{IL}=0\ V,\ TXEN\\ at\ V_{DD},\\ typical\ power\ test\ pattern\ (see\ \fbox\ 7-3) \end{array} $                                                                     | f <sub>PCLK</sub> = 8 MHz                                                                                                                                                                     |  | 11.5               |      |      |
|                 |                                                                                                                                        |                                                                                                                                                                                                                                                                                         | f <sub>PCLK</sub> = 22 MHz                                                                                                                                                                    |  | 16.0               |      | mA   |
| I <sub>DD</sub> |                                                                                                                                        |                                                                                                                                                                                                                                                                                         | f <sub>PCLK</sub> = 30 MHz                                                                                                                                                                    |  | 19.1               |      |      |
|                 | 3ChM                                                                                                                                   | $3ChM \begin{cases} V_{DD} = V_{DDPLLA} = V_{DDPLLD} = V_{DDIVDS}, \\ R_{L(PCLK)} = R_{L(D0)} = 100 \ \Omega, \ V_{IH} = V_{DD}, \ V_{IL} = 0 \ V, \ TXEN \\ at \ V_{DD}, \\ alternating \ 1010 \ serial \ bit \ pattern \\ V_{DD} = V_{DDPLLA} = V_{DDPLLD} = V_{DDIVDS}, \end{cases}$ | f <sub>PCLK</sub> = 20 MHz                                                                                                                                                                    |  | 20.0               | 22.5 |      |
|                 |                                                                                                                                        |                                                                                                                                                                                                                                                                                         | f <sub>PCLK</sub> = 65 MHz                                                                                                                                                                    |  | 29.1               | 36.8 | mA   |
|                 |                                                                                                                                        |                                                                                                                                                                                                                                                                                         | f <sub>PCLK</sub> = 20 MHz                                                                                                                                                                    |  | 15.9               |      |      |
|                 | $R_{L(PCLK)}=R_{L(D0)}=100 \Omega$ , $V_{IH}=V_{DD}$ , $V_{IL}=0 V$ , TXEN<br>at $V_{DD}$ ,<br>typical power test pattern (see  ₹ 7-4) |                                                                                                                                                                                                                                                                                         | f <sub>PCLK</sub> = 65 MHz                                                                                                                                                                    |  | 24.7               |      | mA   |
|                 | Standby                                                                                                                                | Mode                                                                                                                                                                                                                                                                                    | $V_{DD} = V_{DDPLLA} = V_{DDPLLD}$                                                                                                                                                            |  | 0.61               | 10   | μA   |
|                 | Shutdow                                                                                                                                | n Mode                                                                                                                                                                                                                                                                                  | $^{-\nu}$ <sub>DDLVDS</sub> ,<br>R <sub>L(PCLK)</sub> =R <sub>L(D0)</sub> =100 Ω,<br>V <sub>IH</sub> =V <sub>DD</sub> , V <sub>IL</sub> =0 V, all<br>inputs held static high or<br>static low |  | 0.55               | 10   | μ Α  |

(1) All typical values are at 25°C and with 1.8 V supply unless otherwise noted.

### **6.5 Output Electrical Characteristics**

over operating free-air temperature range (unless otherwise noted)

|                      | PARAMETER                                                                                                               | TEST CONDITIONS                                               | MIN  | TYP <sup>(1)</sup> | MAX | UNIT |
|----------------------|-------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|------|--------------------|-----|------|
| subLVDS              | output (D0+, D0 - , D1+, D1 - , D2+, D1 - , CLK+, and CLK                                                               | -)                                                            |      |                    |     |      |
| V <sub>OCM(SS)</sub> | Steady-state common-mode output voltage                                                                                 | Output load see 图 7-3                                         | 0.8  | 0.9                | 1.0 | V    |
| V <sub>OCM(SS)</sub> | Change in steady-state common-mode output voltage                                                                       |                                                               | - 10 |                    | 10  | mV   |
| V <sub>OCM(PP)</sub> | Peak-to-peak common mode output voltage                                                                                 |                                                               |      |                    | 75  | mV   |
| V <sub>OD</sub>      | Differential output voltage magnitude<br> V <sub>Dx+</sub> - V <sub>Dx-</sub>  ,  V <sub>CLK+</sub> - V <sub>CLK-</sub> |                                                               | 100  | 150                | 200 | mV   |
| $\Delta  V_{OD} $    | Change in differential output voltage between logic states                                                              |                                                               | - 10 |                    | 10  | mV   |
| Z <sub>OD(CLK)</sub> | Differential small-signal output impedance                                                                              | TXEN at V <sub>DD</sub>                                       |      | 210                |     | Ω    |
| I <sub>OSD</sub>     | Differential short-circuit output current                                                                               | V <sub>OD</sub> = 0 V, f <sub>PCLK</sub> = 28 MHz             |      |                    | 10  | m۸   |
| I <sub>OS</sub>      | Short circuit output current <sup>(2)</sup>                                                                             | $V_{O} = 0 V \text{ or } V_{DD}$                              |      | 5                  |     | ША   |
| I <sub>OZ</sub>      | High-impedance state output current                                                                                     | V <sub>O</sub> = 0 V or V <sub>DD</sub> (max),<br>TXEN at GND | - 3  |                    | 3   | μA   |

(1) All typical values are at 25°C and with 1.8 V supply unless otherwise noted.

(2) All SN65LVDS301 outputs tolerate shorts to GND or V<sub>DD</sub> without permanent device damage.



#### 6.6 Input Electrical Characteristics

over operating free-air temperature range (unless otherwise noted)

|                 | PARAMETER                                                                 | TEST CONDITIONS              | MIN   | TYP <sup>(1)</sup> | MAX | UNIT       |  |  |
|-----------------|---------------------------------------------------------------------------|------------------------------|-------|--------------------|-----|------------|--|--|
| PCLK            | PCLK, R[0:7], G[0:7], B[0:7], VS, HS, DE, PCLK, LS[1:0], CPOL, TXEN, SWAP |                              |       |                    |     |            |  |  |
| I <sub>IH</sub> | High-level input current                                                  | $V_{IN} = 0.7 \times V_{DD}$ | - 200 |                    | 200 | <b>n</b> A |  |  |
| I <sub>IL</sub> | Low-level input current                                                   | $V_{IN} = 0.3 \times V_{DD}$ | - 200 |                    | 200 | ПА         |  |  |
| C <sub>IN</sub> | Input capacitance                                                         |                              |       | 1.5                |     | pF         |  |  |

(1) All typical values are at 25°C and with 1.8 V supply unless otherwise noted.

### 6.7 Switching Characteristics

over recommended operating conditions (unless otherwise noted)

|                                    | PARAMETER                                          | TEST CO                                                                                                 | ONDITIONS                                                                   | MIN                   | TYP <sup>(1)</sup>     | MAX                       | UNIT       |
|------------------------------------|----------------------------------------------------|---------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|-----------------------|------------------------|---------------------------|------------|
| t <sub>r</sub>                     | 20%-to-80% differential output signal rise time    | See 图 7-2 and 图 7-3                                                                                     |                                                                             | 250                   |                        | 500                       | 20         |
| t <sub>f</sub>                     | 20%-to-80% differential output signal fall time    | See 图 7-2 and 图 7-3                                                                                     |                                                                             | 250                   |                        | 500                       | ps         |
| f                                  | PLL bandwidth (3dB cutoff                          | Tested from PCLK input to                                                                               | sted from PCLK input to f <sub>PCLK</sub> = 22 MHz                          |                       |                        | 0.082 × f <sub>PCLK</sub> | MH-7       |
| BW                                 | frequency)                                         | CLK output, See 🖄 6-1 (3)                                                                               | f <sub>PCLK</sub> = 65 MHz                                                  |                       |                        | 0.07 × f <sub>PCLK</sub>  |            |
| t <sub>pd(L)</sub>                 | Propagation delay time,                            | TXEN at V <sub>DD</sub> , V <sub>IH</sub> =V <sub>DD</sub> ,                                            | 1-channel mode                                                              | 0.8/f <sub>PCLK</sub> | 1/f <sub>PCLK</sub>    | 1.2/f <sub>PCLK</sub>     |            |
|                                    | latency 🖄 7-4)                                     | $V_{IL}$ =GND, R <sub>L</sub> =100 $\Omega$                                                             | 2-channel mode                                                              | 1.0/f <sub>PCLK</sub> | 1.21/f <sub>PCLK</sub> | 1.5/f <sub>PCLK</sub>     | s          |
|                                    |                                                    |                                                                                                         | 3-channel mode                                                              | 1.1/f <sub>PCLK</sub> | 1.31/f <sub>PCLK</sub> | 1.6/f <sub>PCLK</sub>     |            |
| t <sub>H</sub> × f <sub>CLK0</sub> | Output CLK duty cycle                              |                                                                                                         | 1-channel and 3-channel mode                                                | 0.45                  | 0.50                   | 0.55                      |            |
|                                    |                                                    |                                                                                                         | 2-channel mode                                                              | 0.49                  | 0.53                   | 0.58                      |            |
| t <sub>GS</sub>                    | TXEN Glitch suppression pulse width <sup>(2)</sup> | V <sub>IH</sub> =V <sub>DD</sub> , V <sub>IL</sub> =GND, TXEN to<br>see 图 7-7 and 图 7-8                 | oggles between $V_{IL}$ and $V_{IH}$ ,                                      | 3.8                   |                        | 10                        | μ <b>s</b> |
| t <sub>pwrup</sub>                 | Enable time from power<br>down ( † TXEN)           | Time from TXEN pulled high<br>enabled and transmit valid of                                             | n to CLK and Dx outputs<br>lata; see 🕅 7-8                                  |                       | 0.24                   | 2                         | ms         |
| t <sub>pwrdn</sub>                 | Disable time from active mode (↓TXEN)              | TXEN is pulled low during tr<br>measurement until output is<br>Shutdown; see 图 7-8                      | ansmit mode; time<br>disabled and PLL is                                    |                       | 0.5                    | 11                        | μs         |
| t <sub>wakup</sub>                 | Enable time from Standby<br>(‡PCLK)                | TXEN at $V_{DD}$ ; device in star<br>PCLK starts switching to CL<br>and transmit valid data; see        | Ndby; time measurement from K and Dx outputs enabled                        |                       | 0.23                   | 2                         | ms         |
| t <sub>sleep</sub>                 | Disable time from Active mode (PCLK stopping)      | TXEN at V <sub>DD</sub> ; device is tran<br>from PCLK input signal stop<br>disabled and PLL is disabled | smitting; time measurement<br>is until CLK + Dx outputs are<br>d; see 图 7-8 |                       | 0.4                    | 100                       | μs         |

(1) All typical values are at 25°C and with 1.8 V supply unless otherwise noted.

(2) The TXEN input incorporates glitch-suppression circuitry to disregard short input pulses. t<sub>GS</sub> is the duration of either a high-to-low or low-to-high transition that is suppressed.

(3) The Maximum Limit is based on statistical analysis of the device performance over process, voltage, and temp ranges. This parameter is functionality tested only on Automatic Test Equipment (ATE).







#### 6.8 Timing Characteristics

|        | PARAMETER                | TEST CONDITIONS                                                                                                                                                                                                                                    | MIN                                     | TYP | MAX                                            | UNIT       |
|--------|--------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|-----|------------------------------------------------|------------|
|        |                          | 1ChM: x=029, f <sub>PCLK</sub> =15 MHz; TXEN at V <sub>DD</sub> , V <sub>IH</sub> =V <sub>DD</sub> , V <sub>IL</sub> =GND, R <sub>L</sub> =100 $\Omega$ , test pattern as in  7-7 <sup>(3)</sup>                                                   | $\frac{x}{30 \cdot f_{PCLK}} - 330  ps$ |     | $\frac{x}{30 \cdot f_{PCLK}} + 330  ps$        |            |
|        |                          | 1ChM: x=029,<br>f <sub>PCLK</sub> =4 MHz to 15 MHz <sup>(4)</sup>                                                                                                                                                                                  | $\frac{x-0.1845}{30 \cdot f_{PCLK}}$    |     | $\frac{x+0.1845}{30\cdot f_{PCLK}}$            |            |
| tanaay | Output Pulse Position,   | $\begin{array}{l} \text{2ChM: } x=014, \ f_{PCLK}=30 \ \text{MHz} \\ \text{TXEN at } V_{DD}, \ V_{IH}{=}V_{DD}, \ V_{IL}{=}GND, \\ \text{R}_{L}{=}100 \ \Omega, \ \text{test pattern as in } $\overline{\mathcal{R}}$ \ 7{-8}\ ^{(3)} \end{array}$ | $\frac{x}{15 \cdot f_{PCLK}} - 330  ps$ |     | $\frac{x}{15 \cdot f_{PCLK}} + 330 \text{ ps}$ | ns         |
| PPOSX  | <sup>(2)</sup> and 图 7-6 | 2ChM: x=014,<br>f <sub>PCLK</sub> = 8 MHz to 30 MHz <sup>(4)</sup>                                                                                                                                                                                 | $\frac{x - 0.1845}{15 \cdot f_{PCLK}}$  |     | $\frac{x + 0.1845}{15 \cdot f_{PCLK}}$         | р <b>3</b> |
|        |                          | $\begin{array}{l} 3 ChM: x=09, \ f_{PCLK}=65 \ MHz, \\ TXEN \ at \ V_{DD}, \ V_{IH}=V_{DD}, \ V_{IL}=GND, \\ R_L=100 \ \Omega, \ test \ pattern \ as \ in \ \ \overline{\mathcal{R}} \ \ 7\text{-}9 \ \ ^{(3)} \end{array}$                        | $\frac{x}{10 \cdot f_{PCLK}} - 210  ps$ |     | $\frac{x}{10 \cdot f_{PCLK}} + 210 \text{ ps}$ |            |
|        |                          | 3ChM: x=09,<br>f <sub>PCLK</sub> =20 MHz to 65 MHz <sup>(4)</sup>                                                                                                                                                                                  | $\frac{x-0.153}{10 \cdot f_{PCLK}}$     |     | $\frac{x + 0.153}{10 \cdot f_{PCLK}}$          |            |

- (1) This number also includes the high-frequency random and deterministic PLL clock jitter that is not traceable by the SN65LVDS302 receiver PLL; tPPosx represents the total timing uncertainty of the transmitter necessary to calculate the jitter budget when combined with the SN65LVDS302 receiver;
- (2) The pulse position min/max variation is given with a bit error rate target of 10<sup>-12</sup>; The measurement estimates the random jitter contribution to the total jitter contribution by multiplying the random RMS jitter by the factor 14; Measurements of the total jitter are taken over a sample amount of > 10<sup>-12</sup> samples.
- (3) The Minimum and Maximum Limits are based on statistical analysis of the device performance over process, voltage, and temp ranges. This parameter is functionality tested only on Automatic Test Equipment (ATE).
- (4) These Minimum and Maximum Limits are simulated only.

### 6.9 Device Power Dissipation

|             | PARAMETER    | TEST CONDITIONS                            | TYP                       | MAX  | UNIT |       |  |
|-------------|--------------|--------------------------------------------|---------------------------|------|------|-------|--|
|             |              | $V_{} = 1.8 V_{} = 25^{\circ} C_{}$        | f <sub>CLK</sub> = 4 MHz  | 14.4 |      | m\\/  |  |
| D_          | Device Power | $v_{DDx} = 1.0 v, T_A = 23 C$              | f <sub>CLK</sub> = 65 MHz | 44.5 |      | 11174 |  |
| Dissipation | Dissipation  | $V_{-} = 1.05 V(T_{-} = -40^{\circ}C_{-})$ | f <sub>CLK</sub> = 4 MHz  |      | 22.3 | m\\/  |  |
|             |              | $v_{DDx} = 1.93 v, r_A = 40 C$             | f <sub>CLK</sub> = 65 MHz |      | 71.8 | 11100 |  |



# 6.10 Typical characteristics

















# 7 Parameter Measurement Information



#### 图 7-2. Rise and Fall Time Definitions



NOTES:

A. 20 MHz output test pattern on all differental outputs (CLK, D0, D1, and D2):

this is achieved by: 1. Device is set to 3-channel-mode;

- 2. f<sub>PCLK</sub> = 20 MHz
- 3. Inputs R[7:3] = B[7:3] connected to  $V_{DD}$ , all other data inputs set to GND.

B. C1, C2 and C3 includes instrumentation and fixture capacitance; tolerance 20%; C, R1 and R2 tolerance 1%.

C. The measurement of  $V_{OCM}(pp)$  and  $V_{OC}(ss)$  are taken with test equipment bandwidth >1 GHz.

#### 图 7-3. Driver Output Voltage Test Circuit and Definitions





图 7-4. t<sub>pd(L)</sub> Propagation Delay Input to Output (LS0 = LS1 = 0; CPOL = 0)



图 7-5. Power Supply Noise Test Set-Up



图 7-6. t<sub>SK(0)</sub> SubLVDS Output Pulse Position Measurement









#### 图 7-9. Standby Detection

#### 7.1.1 Power Consumption Tests

表 7-1 shows an example test pattern word.



#### 表 7-1. Example Test Pattern Word

| D[7:41 D[2:01   | C[7:4] (  | 212.01             | 11 710  | DI3 01  |          | DE |
|-----------------|-----------|--------------------|---------|---------|----------|----|
| R[1.4], R[3.0], | G[/.4], ( | ອ[ა. <b>ບ</b> ], ເ | ⊃[/-4], | D[J-U], | υ,νэ,пэ, | DE |

0x7C3E1E7

| 7  |    |    |    | С  |    |    |    | 3  |    |    |    | E  |    |    |    | 1  |    |    |    | E  |    |    |    | 7 |    |    |    |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|----|----|----|
| R7 | R6 | R5 | R4 | R3 | R2 | R1 | R0 | G7 | G6 | G5 | G4 | G3 | G2 | G1 | G0 | B7 | B6 | B5 | B4 | B3 | B2 | B1 | B0 | 0 | VS | HS | DE |
| 0  | 1  | 1  | 1  | 1  | 1  | 0  | 0  | 0  | 0  | 1  | 1  | 1  | 1  | 1  | 0  | 0  | 0  | 0  | 1  | 1  | 1  | 1  | 0  | 0 | 1  | 1  | 1  |

#### 7.1.1.1 Typical IC Power Consumption Test Pattern

Word

The typical power consumption test patterns consists of sixteen 30-bit transmit words in 1-channel mode, eight 30-bit transmit words in 2-channel mode and five 30-bit transmit words in 3-channel mode. The pattern repeats itself throughout the entire measurement. It is assumed that every possible transmit code on RGB inputs has the same probability to occur during typical device operation.

#### 7.1.1.2

#### 表 7-2. Typical IC Power Consumption Test Pattern, 1-Channel Mode

| Word | Test Pattern:<br>R[7:4], R[3:0], G[7:4], G[3:0], B[7-4], B[3-0], 0,VS,HS,DE |
|------|-----------------------------------------------------------------------------|
| 1    | 0x000007                                                                    |
| 2    | 0xFFF0007                                                                   |
| 3    | 0x01FFF47                                                                   |
| 4    | 0xF0E07F7                                                                   |
| 5    | 0x7C3E1E7                                                                   |
| 6    | 0xE707C37                                                                   |
| 7    | 0xE1CE6C7                                                                   |
| 8    | 0xF1B9237                                                                   |
| 9    | 0x91BB347                                                                   |
| 10   | 0xD4CCC67                                                                   |
| 11   | 0xAD53377                                                                   |
| 12   | 0xACB2207                                                                   |
| 13   | 0xAAB2697                                                                   |
| 14   | 0x5556957                                                                   |
| 15   | 0xAAAAB3                                                                    |
| 16   | 0xAAAAAA5                                                                   |



#### 表 7-3. Typical IC Power Consumption Test Pattern, 2-Channel Mode

| Word | Test Pattern:<br>R[7:4], R[3:0], G[7:4], G[3:0], B[7-4], B[3-0], 0,VS,HS,DE |
|------|-----------------------------------------------------------------------------|
| 1    | 0x0000001                                                                   |
| 2    | 0x03F03F1                                                                   |
| 3    | 0xBFFBFF1                                                                   |
| 4    | 0x1D71D71                                                                   |
| 5    | 0x4C74C71                                                                   |
| 6    | 0xC45C451                                                                   |
| 7    | 0xA3aA3A5                                                                   |
| 8    | 0x5555553                                                                   |

#### 表 7-4. Typical IC Power Consumption Test Pattern, 3-Channel Mode

| Word | Test Pattern:<br>R[7:4], R[3:0], G[7:4], G[3:0], B[7-4], B[3-0], 0,VS,HS,DE |
|------|-----------------------------------------------------------------------------|
| 1    | 0xFFFFF1                                                                    |
| 2    | 0x000001                                                                    |
| 3    | 0xF0F0F01                                                                   |
| 4    | 0xCCCCCC1                                                                   |
| 5    | 0χΑΑΑΑΑ7                                                                    |

#### 7.1.2 Maximum Power Consumption Test Pattern

The maximum (or worst-case) power consumption of the SN65LVDS301 is tested using the two different test patterns shown in  $\overline{x}$  7-5 and  $\overline{x}$  7-6. The test patterns consist of sixteen 30-bit transmit words in 1-channel mode, eight 30-bit transmit words in 2-channel mode and five 30-bit transmit words in 3-channel mode. The pattern repeats itself throughout the entire measurement. It is assumed that every possible transmit code on RGB inputs has the same probability to occur during typical device operation.

#### 表 7-5. Worst-Case Power Consumption Test Pattern

| Word | Test Pattern:<br>R[7:4], R[3:0], G[7:4], G[3:0], B[7-4], B[3-0], 0,VS,HS,DE |
|------|-----------------------------------------------------------------------------|
| 1    | 0xAAAAA5                                                                    |
| 2    | 0x5555555                                                                   |

#### 表 7-6. Worst-Case Power Consumption Test Pattern

| Word | Test Pattern:<br>R[7:4], R[3:0], G[7:4], G[3:0], B[7-4], B[3-0], 0,VS,HS,DE |
|------|-----------------------------------------------------------------------------|
| 1    | 0x000000                                                                    |
| 2    | 0xFFFFF7                                                                    |



#### 7.1.3 Output Skew Pulse Position & Jitter Performance

The following test patterns are used to measure the output-skew pulse position and the jitter performance of the SN65LVDS301. The jitter test pattern stresses the interconnect, particularly to test for ISI. Very long run-lengths of consecutive bits incorporate very high and low data rates, maximinges switching noise. Each pattern is self-repeating for the duration of the test.

| Word | Test Pattern:<br>R[7:4], R[3:0], G[7:4], G[3:0], B[7-4], B[3-0], 0,VS,HS,DE |
|------|-----------------------------------------------------------------------------|
| 1    | 0x000001                                                                    |
| 2    | 0x000031                                                                    |
| 3    | 0x0000F1                                                                    |
| 4    | 0x00003F1                                                                   |
| 5    | 0x0000FF1                                                                   |
| 6    | 0x0003FF1                                                                   |
| 7    | 0x000FFF1                                                                   |
| 8    | 0x0F0F0F1                                                                   |
| 9    | 0x0C30C31                                                                   |
| 10   | 0x0842111                                                                   |
| 11   | 0x1C71C71                                                                   |
| 12   | 0x18C6311                                                                   |
| 13   | 0x1111111                                                                   |
| 14   | 0x3333331                                                                   |
| 15   | 0x2452413                                                                   |
| 16   | 0x22A2A25                                                                   |
| 17   | 0x5555553                                                                   |
| 18   | 0xDB6DB65                                                                   |
| 19   | 0xCCCCCC1                                                                   |
| 20   | 0xEEEEE1                                                                    |
| 21   | 0xE739CE1                                                                   |
| 22   | 0xE38E381                                                                   |
| 23   | 0xF7BDEE1                                                                   |
| 24   | 0xF3CF3C1                                                                   |
| 25   | 0xF0F0F01                                                                   |
| 26   | 0xFFF0001                                                                   |
| 27   | 0xFFFC001                                                                   |
| 28   | 0xFFFF001                                                                   |
| 29   | 0xFFFFC01                                                                   |
| 30   | 0xFFFF01                                                                    |
| 31   | 0xFFFFC1                                                                    |
| 32   | 0xFFFFF1                                                                    |

| 表 7-7. | Transmit . | Jitter Test | Pattern, | 1-Channel | Mode |
|--------|------------|-------------|----------|-----------|------|
|        |            |             |          |           |      |



| Word | Test Pattern:<br>R[7:4], R[3:0], G[7:4], G[3:0], B[7-4], B[3-0], 0,VS,HS,DE |
|------|-----------------------------------------------------------------------------|
| 1    | 0x000001                                                                    |
| 2    | 0x000FFF3                                                                   |
| 3    | 0x8008001                                                                   |
| 4    | 0x0030037                                                                   |
| 5    | 0xE00E001                                                                   |
| 6    | 0x00FF001                                                                   |
| 7    | 0x007E001                                                                   |
| 8    | 0x003C001                                                                   |
| 9    | 0x0018001                                                                   |
| 10   | 0x1C7E381                                                                   |
| 11   | 0x3333331                                                                   |
| 12   | 0x555AAA5                                                                   |
| 13   | 0x6DBDB61                                                                   |
| 14   | 0x7777771                                                                   |
| 15   | 0x555AAA3                                                                   |
| 16   | 0xAAAAAA5                                                                   |
| 17   | 0x555553                                                                    |
| 18   | 0xAAA5555                                                                   |
| 19   | 0x8888881                                                                   |
| 20   | 0x9242491                                                                   |
| 21   | 0xAAA5571                                                                   |
| 22   | 0xCCCCCC1                                                                   |
| 23   | 0xE3E1C71                                                                   |
| 24   | 0xFFE7FF1                                                                   |
| 25   | 0xFFC3FF1                                                                   |
| 26   | 0xFF81FF1                                                                   |
| 27   | 0xFE00FF1                                                                   |
| 28   | 0x1FF1FF1                                                                   |
| 29   | 0xFFCFFC3                                                                   |
| 30   | 0x7FF7FF1                                                                   |
| 31   | 0xFFF0007                                                                   |
| 32   | 0xFFFFF1                                                                    |

# 表 7-8. Transmit Jitter Test Pattern, 2-Channel Mode



| Word | Test Pattern:<br>R[7:4], R[3:0], G[7:4], G[3:0], B[7-4], B[3-0], 0,VS,HS,DE |
|------|-----------------------------------------------------------------------------|
| 1    | 0x0000001                                                                   |
| 2    | 0x000001                                                                    |
| 3    | 0x0000003                                                                   |
| 4    | 0x0101013                                                                   |
| 5    | 0x0303033                                                                   |
| 6    | 0x0707073                                                                   |
| 7    | 0x1818183                                                                   |
| 8    | 0xE7E7E71                                                                   |
| 9    | 0x3535351                                                                   |
| 10   | 0x0202021                                                                   |
| 11   | 0x5454543                                                                   |
| 12   | 0xA5A5A51                                                                   |
| 13   | 0xADADAD1                                                                   |
| 14   | 0x5555551                                                                   |
| 15   | 0xA6A2AA3                                                                   |
| 16   | 0xA6A2AA5                                                                   |
| 17   | 0x5555553                                                                   |
| 18   | 0x5555555                                                                   |
| 19   | 0xAAAAAA1                                                                   |
| 20   | 0x5252521                                                                   |
| 21   | 0x5A5A5A1                                                                   |
| 22   | 0xABABAB1                                                                   |
| 23   | 0xFDFCFD1                                                                   |
| 24   | 0xCAAACA1                                                                   |
| 25   | 0x1818181                                                                   |
| 26   | 0xE7E7E71                                                                   |
| 27   | 0xF8F8F81                                                                   |
| 28   | 0xFCFCFC1                                                                   |
| 29   | 0xFEFEFE1                                                                   |
| 30   | 0xFFFFF1                                                                    |
| 31   | 0xFFFFF5                                                                    |
| 32   | 0xFFFFF5                                                                    |

# 表 7-9. Transmit Jitter Test Pattern, 3-Channel Mode



# 8 Detailed Description

### 8.1 Overview

The SN65LVDS301 is a serialising device where the input paralle data is converted to Sub Low-Voltage Differential Signaling (SubLVDS) serial outputs. The SN65LVDS301 supports three power modes (Shutdown, Standby and Active) to conserve power. When transmitting, the PLL locks to the incoming pixel clock PCLK and generates an internal high-speed clock at the line rate of the data lines. The parallel data are latched on the rising or falling edge of PCLK as selected by the external control signal CPOL. The serialized data is presented on the serial outputs D0, D1, D2 with a recreated PCLK generated from the internal high-speed clock, output on the CLK output. If PCLK stops, the device enters a standby mode to conserve power

The parallel (CMOS) input bus offers a bus-swap feature. The SWAP pin configures the input order of the pixel data to be either R[7:0]. G[7:0], B[7:0], VS, HS, DE or B[0:7]. G[0:7], R[0:7], VS, HS, DE. This gives a PCB designer the flexibility to better match the bus to the host controller pinout or to put the transmitter device on the top side or the bottom side of the PCB.

Two Link Select lines LS0 and LS1 control whether 1, 2 or 3 serial links are used. The TXEN input may be used to put the SN65LVDS301 in a shutdown mode. The SN65LVDS301 enters an active Standby mode if the input clock PCLK stops.



#### 8.2 Functional Block Diagram





#### 8.3 Feature Description

#### 8.3.1 Swap Pin Functionality

The SWAP pin allows the pcb designer to reverse the RGB bus to minimize potential signal crossovers in the PCB routing. The two drawings beneath show the RGB signal pin assignment based on the SWAP-pin setting.

#### SN65LVDS301

ZHCSS30E - FEBRUARY 2006 - REVISED OCTOBER 2020





#### 表 8-1. NUMERIC PIN LIST

| PIN        | SWAP | SIGNAL | . PIN | SWAP | SIGNAL  | . PIN | SWAP | SIGNAL              |
|------------|------|--------|-------|------|---------|-------|------|---------------------|
| A1         | _    | GND    | C1    | 0    | B6      | E4    | 0    | B1                  |
| 40         | 0    | G2     |       | 1    | R1      | - F1  | 1    | R6                  |
| A2         | 1    | G5     | C2    | 0    | B7      | E2    | 0    | B2                  |
| A 2        | 0    | G4     | 62    | 1    | R0      | F2    | 1    | R5                  |
| AJ         | 1    | G3     | C3    | UNPO | PULATED | F3    | _    | VDD                 |
|            | 0    | G6     | C4    | _    | VDD     | F4    |      | GND                 |
| A4         | 1    | G1     | C5    | _    | GND     | F5    | _    | GND                 |
| A.5        | 0    | R0     | C6    | _    | VDD     | F6    | _    | GND                 |
| AJ         | 1    | B7     | C7    | _    | VDD     | F7    | _    | GND                 |
| A.G.       | 0    | R2     | C8    | _    | GND     | F8    | _    | V <sub>DDPLLD</sub> |
| A0         | 1    | B5     | C9    | _    | LS0     | F9    | _    | D1+                 |
| ۸7         | 0    | R4     | D1    | 0    | B4      | G1    | _    | PCLK                |
|            | 1    | B3     |       | 1    | R3      | 62    | 0    | В0                  |
| ٨٩         | 0    | R6     | D2    | 0    | B5      | 62    | 1    | R7                  |
| A0         | 1    | B1     |       | 1    | R2      | G3    | _    | V <sub>DD</sub>     |
| A9         | _    | GND    | D3    | _    | VDD     | G4    |      | GND                 |
| B1         | 0    | G0     | D4    | _    | GND     | G5    |      | GND                 |
| ы          | 1    | G7     | D5    | _    | GND     | G6    | _    | GND                 |
| <b>B</b> 2 | 0    | G1     | D6    | _    | GND     | G7    | _    | GND                 |
| 62         | 1    | G6     | D7    | _    | GND     | G8    | _    | GND <sub>LVDS</sub> |
| D2         | 0    | G3     | D8    | _    | LS1     | G9    | _    | D1 -                |
| 63         | 1    | G4     | D9    | _    | D2+     | H1    | _    | HS                  |
| D4         | 0    | G5     | E1    | 0    | B3      | H2    | _    | VS                  |
| D4         | 1    | G2     |       | 1    | R4      | H3    | _    | GND                 |
| DE         | 0    | G7     | E2    | _    | GND     | H4    | _    | GND <sub>LVDS</sub> |
| B0         | 1    | G0     | E3    | _    | VDD     | H5    | _    | V <sub>DDLVDS</sub> |

Copyright © 2023 Texas Instruments Incorporated



| PIN | SWAP | SIGNAL | . PIN | SWAP | SIGNAL              | . I | PIN | SWAP | SIGNAL              |
|-----|------|--------|-------|------|---------------------|-----|-----|------|---------------------|
| PC  | 0    | R1     | E4    | —    | GND                 |     | H6  | _    | GND <sub>PLLA</sub> |
| DO  | 1    | B6     | E5    | _    | GND                 |     | H7  |      | V <sub>DDPLLA</sub> |
| B7  | 0    | R3     | E6    | _    | GND                 |     | H8  |      | V <sub>DDLVDS</sub> |
|     | 1    | B4     | E7    | _    | GND                 |     | Н9  |      | CPOL                |
| Bo  | 0    | R5     | E8    | _    | GND <sub>PLLD</sub> |     | J1  |      | GND                 |
| DO  | 1    | B2     | E9    | _    | D2 -                |     | J2  |      | DE                  |
| PO  | 0    | R7     |       |      |                     |     | J3  |      | TXEN                |
| D3  | 1    | B0     |       |      |                     |     | J4  | _    | D0 -                |
|     |      |        |       |      |                     |     | J5  |      | D0+                 |
|     |      |        |       |      |                     |     | J6  |      | CLK -               |
|     |      |        |       |      |                     |     | J7  |      | CLK+                |
|     |      |        |       |      |                     |     | J8  | _    | SWAP                |
|     |      |        |       |      |                     |     | J9  | _    | GND <sub>LVDS</sub> |

#### 表 8-1. NUMERIC PIN LIST (continued)

#### 8.3.2 Parity Bit Generation

The SN65LVDS301 transmitter calculates the parity of the transmit data word and sets the parity bit accordingly. The parity bit covers the 27 bit data payload consisting of 24 bits of pixel data plus VS, HS and DE. The two reserved bits are not included in the parity generation. ODD Parity bit signaling is used. The transmitter sets the Parity bit if the sum of the 27 data bits result in an even number of ones. The Parity bit is cleared otherwise. This allows the receiver to verify Parity and detect single bit errors.

#### 8.4 Device Functional Modes

#### 8.4.1 Serialization Modes

The SN65LVDS301 transmitter has three modes of operation controlled by link-select pins LS0 and LS1.  $\frac{1}{8}$  8-2 shows the serializer modes of operation.

| LS1 | LS0 |      | Mode of Operation                          | Data Links Status                   |
|-----|-----|------|--------------------------------------------|-------------------------------------|
| 0   | 0   | 1ChM | 1-channel mode (30-bit serialization rate) | D0 active;<br>D1, D2 high-impedance |
| 0   | 1   | 2ChM | 2-channel mode (15-bit serialization rate) | D0, D1 active;<br>D2 high-impedance |
| 1   | 0   | 3ChM | 3-channel mode (10-bit serialization rate) | D0, D1, D2 active                   |
| 1   | 1   |      | Reserved                                   | Reserved                            |

表 8-2. Logic Table: Link Select Operating Modes

#### 8.4.1.1 1-Channel Mode

While LS0 and LS1 are held low, the SN65LVDS301 transmits payload data over a single SubLVDS data pair, D0. The PLL locks to PCLK and internally multiplies the clock by a factor of 30. The internal high-speed clock is used to serialize (shift out) the data payload on D0. Two reserved bits and the parity bit are added to the data frame. A state of 30 to recreate the pixel clock, and presented on the SubLVDS CLK output. While in this mode, the PLL can lock to a clock that is in the range of 4 MHz through 15 MHz. This mode is intended for smaller video display formats (e.g. QVGA to HVGA) that do not require the full bandwidth capabilities of the SN65LVDS301.

Copyright © 2023 Texas Instruments Incorporated



图 8-4. Data and Clock Output in 1-Channel Mode (LS0 and LS1 = low).

### 8.4.1.2 2-Channel Mode

While LS0 is held high and LS1 is held low, the SN65LVDS301 transmits payload data over two SubLVDS data pairs, D0 and D1. The PLL locks to PCLK and internally multiplies it by a factor of 15. The internal high-speed clock is used to serialize the data payload on D0, and D1. Two reserved bits and the parity bit are added to the data frame. A 8-5 illustrates the timing and the mapping of the data payload into the 30-bit frame and how the frame becomes split into the two output channels. The internal high-speed clock is divided by 15 to recreate the pixel clock, and presented on SubLVDS CLK. The PLL can lock to a clock that is in the range of 8 MHz through 30 MHz in this mode. Typical applications for using the 2-channel mode are HVGA and VGA displays.



图 8-5. Data and Clock Output in 2-Channel Mode (LS0 = high; LS1 = low).



#### 8.4.1.3 3-Channel Mode

While LS0 is held low and LS1 is held high, the SN65LVDS301 transmits payload data over three SubLVDS data pairs D0, D1, and D2. The PLL locks to PCLK, and internally multiplies it by 10. The internal high-speed clock is used to serialize the data payload on D0, D1, and D2. Two reserved bits and the parity bit are added to the data frame. 8 8-6 illustrates the timing and the mapping of the data payload into the 30-bit frame and how the frame becomes split over the three output channels. The internal high speed clock is divided back down by a factor of 10 to recreate the pixel clock and presented on SubLVDS CLK output. While in this mode, the PLL can lock to a clock in the range of 20 MHz through 65 MHz. The 3-channel mode supports applications with very large display resolutions such as VGA or XGA.



图 8-6. Data and Clock Output in 3-Channel Mode (LS0 = low; LS1 = high).

#### 8.4.2 Powerdown Modes

The SN65LVDS301 Transmitter has two powerdown modes to facilitate efficient power management.

#### 8.4.3 Shutdown Mode

The SN65LVDS301 enters Shutdown mode when the TXEN pin is asserted low. This turns off all transmitter circuitry, including the CMOS input, PLL, serializer, and SubLVDS transmitter output stage. All outputs are high-impedance. Current consumption in Shutdown mode is nearly zero.

#### 8.4.4 Standby Mode

The SN65LVDS301 enters the Standby mode if TXEN is high and the PCLK input signal frequency is less than 500kHz. All circuitry except the PCLK input monitor is shut down, and all outputs enter high-impedance mode. The current consumption in Standby mode is very low. When the PCLK input signal is completely stopped, the  $I_{DD}$  current consumption is less than 10  $\mu$  A. The PCLK input must not be left floating.

备注

A floating (left open) CMOS input allows leakage currents to flow from  $V_{DD}$  to GND. To prevent large leakage current, a CMOS gate must be kept at a valid logic level, either  $V_{IH}$  or  $V_{IL}$ . This can be achieved by applying an external voltage of  $V_{IH}$  or  $V_{II}$  to all SN65LVDS301 inputs.



#### 8.4.5 Active Modes

When TXEN is high and the PCLK input clock signal is faster than 3 MHz, the SN65LVDS301 enters Active mode. Current consumption in Active mode depends on operating frequency and the number of data transitions in the data payload.

#### 8.4.6 Acquire Mode (PLL approaches lock)

The PLL is enabled and attempts to lock to the input Clock. All outputs remain in high-impedance mode. When the PLL monitor detects stable PLL operation, the device switches from Acquire to Transmit mode. For proper device operation, the pixel clock frequency must fall within the valid  $f_{PCLK}$  range specified under recommended operating conditions. If the pixel clock frequency is larger than 3 MHz but smaller than  $f_{PCLK}$ (min), the SN65LVDS301 PLL is enabled. Under such conditions, it is possible for the PLL to lock temporarily to the pixel clock, causing the PLL monitor to release the device into transmit mode. If this happens, the PLL may or may not be properly locked to the pixel clock input, potentially causing data errors, frequency oscillation, and PLL deadlock (loss of VCO oscillation).

#### 8.4.7 Transmit Mode

After the PLL achieves lock, the device enters the normal transmit mode. The CLK pin outputs a copy of PCLK. Based on the selected mode of operation, the D0, D1, and D2 outputs carry the serialized data. In 1-channel mode, outputs D1 and D2 remain high-impedance. In the 2-channel mode, output D2 remains high-impedance.

#### 8.4.8 Status Detect and Operating Modes Flow diagram

The SN65LVDS301 switches between the power saving and active modes in the following way:



图 8-7. Status Detect and Operating Modes Flow Diagram



#### 表 8-3. Status Detect and Operating Modes Descriptions

| Mode          | Characteristics                                                                                                                               | Conditions                                                            |
|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|
| Shutdown Mode | Least amount of power consumption <sup>(1)</sup> (most circuitry turned off); All outputs are high-impedance                                  | TXEN is low <sup>(1) (2)</sup>                                        |
| Standby Mode  | Low power consumption (only clock activity circuit active; PLL is disabled to conserve power); All outputs are high-impedance                 | TXEN is high; PCLK input signal is missing or inactive <sup>(2)</sup> |
| Acquire Mode  | PLL tries to achieve lock; All outputs are high-impedance                                                                                     | TXEN is high; PCLK input monitor detected input activity              |
| Transmit Mode | Data transfer (normal operation); Transmitter serializes data<br>and transmits data on serial output; unused outputs remain<br>high-impedance | TXEN is high and PLL is locked to incoming clock                      |

(1) In Shutdown Mode, all SN65LVDS301 internal switching circuits (e.g., PLL, serializer, etc.) are turned off to minimize power consumption. The input stage of any input pin remains active.

(2) Leaving inputs unconnected can cause random noise to toggle the input stage and potentially harm the device. All inputs must be tied to a valid logic level V<sub>IL</sub> or V<sub>IH</sub> during Shutdown or Standby Mode.

| MODE TRANSITION    | USE CASE                                                 | TRANSITION SPECIFICS                                                                                             |
|--------------------|----------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|
| Shutdown → Standby | Drive TXEN high to enable                                | 1. TXEN high > 10 μs                                                                                             |
|                    | transmitter                                              | 2. Transmitter enters standby mode                                                                               |
|                    |                                                          | a. All outputs are high-impedance                                                                                |
|                    |                                                          | b. Transmitter turns on clock input monitor                                                                      |
| Standby → Acquire  | Transmitter activity detected                            | 1. PCLK input monitor detects clock input activity;                                                              |
|                    |                                                          | 2. Outputs remain high-impedance;                                                                                |
|                    |                                                          | 3. PLL circuit is enabled                                                                                        |
| Acquire → Transmit | Link is ready to transfer data                           | 1. PLL is active and approaches lock                                                                             |
|                    |                                                          | 2. PLL achieved lock within 2 ms                                                                                 |
|                    |                                                          | 3. Parallel Data input latches into shift register                                                               |
|                    |                                                          | 4. CLK output turns on                                                                                           |
|                    |                                                          | 5. selected Data outputs turn on and send out first serial data bit                                              |
| Transmit → Standby | Request Transmitter to enter<br>Standby mode by stopping | 1. PCLK Input monitor detects missing PCLK                                                                       |
|                    |                                                          | 2. Transmitter indicates standby, putting all outputs into high-impedance;                                       |
|                    |                                                          | 3. PLL shuts down;                                                                                               |
|                    |                                                          | 4. PCLK activity input monitor remains active                                                                    |
| Transmit/Standby → | Turn off Transmitter                                     | 1. TXEN pulled low for longer than 10us                                                                          |
| Shutdown           |                                                          | <ol> <li>Transmitter indicates standby, putting output CLK+ and CLK - into high-<br/>impedance state;</li> </ol> |
|                    |                                                          | 3. Transmitter puts all other outputs into high-impedance state                                                  |
|                    |                                                          | 4. Most IC circuitry is shut down for least power consumption                                                    |

#### 表 8-4. Operating Mode Transitions



# 9 Application information

# 9.1 Application Information

General application guidelines and hints for LVDS drivers and receivers may be found in the LVDS application notes and design guides.

#### 9.2 Preventing Increased Leakage Currents in Control Inputs

A floating (left open) CMOS input allows leakage currents to flow from  $V_{DD}$  to GND. Do not leave any CMOS Input unconnected or floating. Every input must be connected to a valid logic level  $V_{IH}$  or  $V_{OL}$  while power is supplied to  $V_{DD}$ . This also minimizes the power consumption of standby and power down mode.

#### 9.3 VGA Application

9-1 shows a possible implementation of a VGA display. The LVDS301 interfaces to the SN65LVDS302, which is the corresponding receiver device to deserialize the data and drive the display driver. The pixel clock rate of 22 MHz assumes ~10% blanking overhead and 60 Hz display refresh rate. The application assumes 24-bit color resolution. It is also shown, how the application processor provides a powerdown (reset) signal for both serializer and the display driver. The signal count over the FPC could be further decreased by using the standby option on the SN65LVDS302 and pulling RXEN high with a 30 kΩ resistor to V<sub>DD</sub>.



图 9-1. Typical VGA Display Application



# 9.4 Dual LCD-Display Application

The example in 🕅 9-2 shows a possible application setup driving two video mode displays from one application processor. The data rate of 330 Mbps at a pixel clock rate of 5.5 MHz corresponds to QVGA resolution at 60 Hz refresh rate and 10% blanking overhead.



图 9-2. Example Dual-QVGA Display Application

#### 9.5 Typical Application Frequencies

The SN65LVDS301 supports pixel clock frequencies from 4 MHz to 65 MHz over 1, 2, or 3 data lanes.  $\gtrsim$  9-1 provides a few typical display resolution examples and shows the number of data lanes necessary to connect the LVDS301 with the display. The blanking overhead is assumed to be 20%. Often, blanking overhead is smaller, resulting in a lower data rate. Furthermore, the examples in the table assumes a display frame refresh rate of 60 Hz or 90 Hz. The actual refresh rate may differ depending on the application-processor clock implementation.

| Display Screen  | Visible Pixel | Blanking | Display         | <b>Pixel Clock Frequency</b> | Serial   | Data Rate Per | <sup>.</sup> Lane |
|-----------------|---------------|----------|-----------------|------------------------------|----------|---------------|-------------------|
| Resolution      | Count         | Overhead | Refresh<br>Rate | [MHz]                        | 1-ChM    | 2-ChM         | 3-ChM             |
| 176x220 (QCIF+) | 38,720        | 20%      | 90 Hz           | 4.2 MHz                      | 125 Mbps |               |                   |
| 240x320 (QVGA)  | 76,800        |          | 60 Hz           | 5.5 MHz                      | 166 Mbps |               |                   |
| 640x200         | 128,000       |          |                 | 9.2 MHz                      | 276 Mbps | 138 Mbps      |                   |
| 352x416 (CIF+)  | 146,432       |          |                 | 10.5 MHz                     | 316 Mbps | 158 Mbps      |                   |
| 352x440         | 154,880       |          |                 | 11.2 MHz                     | 335 Mbps | 167 Mbps      |                   |
| 320x480 (HVGA)  | 153,600       |          |                 | 11.1 MHz                     | 332 Mbps | 166 Mbps      |                   |
| 800x250         | 200,000       |          |                 | 14.4 MHz                     | 432 Mbps | 216 Mbps      |                   |
| 640x320         | 204,800       |          |                 | 14.7 MHz                     | 442 Mbps | 221 Mbps      |                   |
| 640x480 (VGA)   | 307,200       |          |                 | 22.1 MHz                     |          | 332 Mbps      | 221 Mbps          |
| 1024x320        | 327,680       |          |                 | 23.6 MHz                     |          | 354 Mbps      | 236 Mbps          |
| 854x480 (WVGA)  | 409,920       |          |                 | 29.5 MHz                     |          | 443 Mbps      | 295 Mbps          |
| 800x600 (SVGA)  | 480,000       |          |                 | 34.6 MHz                     |          |               | 346 Mbps          |
| 1024x768 (XGA)  | 786,432       |          |                 | 56.6 MHz                     |          |               | 566 Mbps          |

表 9-1. Typical Application Data Rates & Serial Lane Usage



### 9.5.1 Calculation Example: HVGA Display

This example calculation shows a typical Half-VGA display with these parameters:





#### Calculation of the total number of pixel and Blanking overhead:

| Visible Area Pixel Count: | 480 × 320 = 153600 pixel                   |
|---------------------------|--------------------------------------------|
| Total Frame Pixel Count:  | (480+20+5+3) × (320+10+5+3) = 171704 pixel |
| Blanking Overhead:        | (171704-153600) ÷ 153600 = 11.8 %          |

The application requires following serial-link parameters:

| Pixel Clk Frequency: | 171704 × 58.4 Hz = 10.0 MHz                          |
|----------------------|------------------------------------------------------|
| Serial Data Rate:    | 1-channel mode: 10.0 MHz × 30 bit/channel = 300 Mbps |
|                      | 2-channel mode: 10.0 MHz × 15 bit/channel = 150 Mbps |



# **10 Power Supply Design Recommendation**

For a multilayer pcb, it is recommended to keep one common GND layer underneath the device and connect all ground terminals directly to this plane.

#### **10.1 Decoupling Recommendation**

The SN65LVDS301 was designed to operate reliably in a constricted environment with other digital switching ICs. In many designs, the SN65LVDS301 often shares a power supply with the application processor. The SN65LVDS301 can operate with power supply noise as specified in *Recommend Device Operating Conditions*. To minimize the power supply noise floor, provide good decoupling near the SN65LVDS301 power pins. The use of four ceramic capacitors (2×0.01  $\mu$  F and 2×0.1  $\mu$  F) provides good performance. At the very least, it is recommended to install one 0.1  $\mu$  F and one 0.01  $\mu$  F capacitor near the SN65LVDS301. To avoid large current loops and trace inductance, the trace length between decoupling capacitor and IC power inputs pins must be minimized. Placing the capacitor underneath the SN65LVDS301 on the bottom of the pcb is often a good choice.



# 11 Layout

# **11.1 Layout Guidelines**

Use chamfered corners (45° bends) instead of right-angle (90°) bends. Right-angle bends increase the effective trace width, which changes the differential trace impedance creating large discontinuities. A 45° bend is seen as a smaller discontinuity.

When routing traces next to a via or between an array of vias, make sure that the via clearance section does not interrupt the path of the return current on the ground plane below.

Avoid metal layers and traces underneath or between the pads of the LVDS connectors for better impedance matching. Otherwise they cause the differential impedance to drop below 75  $\Omega$  and fail the board during TDR testing.

Use solid power and ground planes for 100  $\Omega$  impedance control and minimum power noise.

For a multilayer PCB, TI recommends keeping one common GND layer underneath the device and connect all ground terminals directly to this plane. For 100  $\Omega$  differential impedance, use the smallest trace spacing possible, which is usually specified by the PCB vendor.

Keep the trace length as short as possible to minimize attenuation.

Place bulk capacitors (10  $\mu$  F) close to power sources, such as voltage regulators or where the power is supplied to the PCB.



# **12 Device and Documentation Support**

#### 12.1 支持资源

TI E2E<sup>™</sup> 支持论坛是工程师的重要参考资料,可直接从专家获得快速、经过验证的解答和设计帮助。搜索现有解 答或提出自己的问题可获得所需的快速设计帮助。

链接的内容由各个贡献者"按原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的《使用条款》。

#### 12.2 Trademarks

FlatLink<sup>™</sup> is a trademark of Texas Instruments. TI E2E<sup>™</sup> is a trademark of Texas Instruments. nFBGA<sup>®</sup> is a registered trademark of Tessera, Inc..

所有商标均为其各自所有者的财产。

#### 12.3 静电放电警告



静电放电 (ESD) 会损坏这个集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理和安装程序,可能会损坏集成电路。

ESD 的损坏小至导致微小的性能降级,大至整个器件故障。精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可能会导致器件与其发布的规格不相符。

#### 12.4 术语表

TI术语表 本术语表列出并解释了术语、首字母缩略词和定义。



# 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



# PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|-------------------------------|----------------------|--------------|-------------------------|---------|
| SN65LVDS301ZXH   | ACTIVE        | NFBGA        | ZXH                | 80   | 576            | RoHS & Green    | (6)<br>SNAGCU                 | Level-3-260C-168 HR  | -40 to 85    | LVDS301                 | Samples |
| SN65LVDS301ZXHR  | ACTIVE        | NFBGA        | ZXH                | 80   | 2500           | RoHS & Green    | SNAGCU                        | Level-3-260C-168 HR  | -40 to 85    | LVDS301                 | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW**: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



www.ti.com

# PACKAGE OPTION ADDENDUM

4-May-2023

# TEXAS INSTRUMENTS

www.ti.com

### TRAY



4-May-2023



Chamfer on Tray corner indicates Pin 1 orientation of packed units.

\*All dimensions are nominal

| Device         | Package<br>Name | Package<br>Type | Pins | SPQ | Unit array<br>matrix | Max<br>temperature<br>(°C) | L (mm) | W<br>(mm) | K0<br>(µm) | P1<br>(mm) | CL<br>(mm) | CW<br>(mm) |
|----------------|-----------------|-----------------|------|-----|----------------------|----------------------------|--------|-----------|------------|------------|------------|------------|
| SN65LVDS301ZXH | ZXH             | NFBGA           | 80   | 576 | 16 x 36              | 150                        | 315    | 135.9     | 7620       | 8.5        | 8.75       | 8.7        |

# **ZXH0080A**



# **PACKAGE OUTLINE**

# NFBGA - 1 mm max height

BALL GRID ARRAY



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis is for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This is a Pb-free solder ball design.



# **ZXH0080A**

# **EXAMPLE BOARD LAYOUT**

# NFBGA - 1 mm max height

BALL GRID ARRAY



NOTES: (continued)

3. Final dimensions may vary due to manufacturing tolerance considerations and also routing constraints. See Texas Instruments Literature No. SBVA017 (www.ti.com/lit/sbva017).



# ZXH0080A

# **EXAMPLE STENCIL DESIGN**

# NFBGA - 1 mm max height

BALL GRID ARRAY



NOTES: (continued)

4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release.



#### 重要声明和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源, 不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担 保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验 证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。 您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成 本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023,德州仪器 (TI) 公司