# SN75ALS171, SN75ALS171A TRIPLE DIFFERENTIAL BUS TRANSCEIVERS

DW OR J PACKAGE (TOP VIEW)

SLLS056D - AUGUST 1987 - REVISED SEPTEMBER 1995

- Three Bidirectional Transceivers
- Driver Meets or Exceeds the Requirements of ANSI EIA/TIA-422-B and RS-485 and ITU Recommendation V.11
- Two Skew Limits Available
- Designed to Operate Up to 20 Million Data Transfers per Second (FAST-20 SCSI)
- High-Speed Advanced Low-Power Schottky Circuitry
- Low Pulse Skew . . . 5 ns Max
- Designed for Multipoint Transmission on Long Bus Lines in Noisy Environments
- Features Independent Driver Enables and Combined Receiver Enables
- Wide Positive and Negative Input/Output Bus Voltages Ranges
- Driver Output Capacity . . . ±60 mA
- Thermal Shutdown Protection
- Driver Positive- and Negative-Current Limiting
- Receiver Input Impedances . . . 12 kΩ Min
- Receiver Input Sensitivity . . . ±300 mV Max
- Receiver Input Hysteresis . . . 60 mV Typ
- Operates From a Single 5-V Supply
- Glitch-Free Power-Up and Power-Down Protection

#### 

2R [ 6 15 2B 2DE [ 7 14 ] 2A 2D [ 8 13 ] 3B 3R [ 9 12 ] 3A 3DE [ 10 11 ] 3D

### description

The SN75ALS171 and the SN75ALS171A triple differential bus transceivers are monolithic integrated circuits designed for bidirectional data communication on multipoint bus transmission lines. They are designed for balanced transmission lines, and each driver meets ANSI Standards EIA/TIA-422-B and RS-485 and both the drivers and receivers meet ITU Recommendation V.11. The SN75ALS171A is designed for FAST-20 SCSI and can transmit or receive data pulses as short as 30 ns with a maximum skew of 5 ns.

The SN75ALS171 and the SN75ALS171A operate from a single 5-V power supply. The drivers and receivers have individual active-high and active-low enables, respectively, which can be externally connected together to function as a direction control. The driver differential output and the receiver differential input pairs are connected internally to form differential input/output (I/O) bus ports that are designed to offer minimum loading to the bus when the driver is disabled or  $V_{CC}$  is at 0 V. These ports feature wide positive and negative common-mode voltage ranges making the device suitable for party-line applications.

The SN75ALS171 and the SN75ALS171A are characterized for operation from 0°C to 70°C.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



### **Function Tables**

#### **EACH DRIVER**

| INPUT | ENA | BLES | OUT | PUTS |
|-------|-----|------|-----|------|
| D     | DE  | CDE  | Α   | В    |
| Н     | Н   | Н    | Н   | L    |
| L     | Н   | Н    | L   | Н    |
| Х     | L   | Χ    | Z   | Z    |
| Х     | Х   | L    | Z   | Z    |

#### **EACH RECEIVER**

| DIFFERENTIAL INPUTS<br>A-B                              | ENABLE<br>RE | OUTPUT<br>R |
|---------------------------------------------------------|--------------|-------------|
| V <sub>ID</sub> ≥ 0.3 V                                 | L            | Н           |
| $-0.3 \text{ V} < \text{V}_{\text{ID}} < 0.3 \text{ V}$ | L            | ?           |
| V <sub>ID</sub> ≤ −0.3 V                                | L            | L           |
| X                                                       | Н            | Z           |
| Open                                                    | L            | Н           |

H = high level, L = low level, ? = indeterminate, X = irrelevant, Z = high impedance (off)

#### **AVAILABLE OPTIONS**

| SKEW LIMIT | PART NUMBER   |             |  |  |  |
|------------|---------------|-------------|--|--|--|
| 10 ns      | SN75ALS171DW  | SN75ALS171J |  |  |  |
| 5 ns       | SN75ALS171ADW |             |  |  |  |



### logic symbol†

#### CDE G5 1DE 5EN1 2DE 5EN2 10 3DE 5EN3 18 RE EN4 19 $\triangleright$ 1▽ 1D 20 1▽ 1B 1 1R ▽ 4 ┚ 2▽ $\triangleright$ 2A 2D 2▽ 2B 1 ▽ 4 2R П 12 3▽ $\triangleright$ 3A 3D 13 3▽ 3B 3R ╜

<sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and

## logic diagram (positive logic)



# schematics of inputs and outputs

IEC Publication 617-12.



# SN75ALS171, SN75ALS171A TRIPLE DIFFÉRENTIAL BUS TRANSCEIVERS

SLLS056D - AUGUST 1987 - REVISED SEPTEMBER 1995

# absolute maximum ratings over operating free-air temperature range (unless otherwise noted)

| Supply voltage, V <sub>CC</sub> (see Note 1)                              | 7 V                          |
|---------------------------------------------------------------------------|------------------------------|
| Voltage range at any bus terminal                                         | –7 V to 12 V                 |
| Enable input voltage, V <sub>I</sub>                                      | 7 V                          |
| Continuous total power dissipation                                        | See Dissipation Rating Table |
| Operating free-air temperature range, T <sub>A</sub>                      | 0°C to 70°C                  |
| Storage temperature range, T <sub>stq</sub>                               | –65°C to 150°C               |
| Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds: DW package  | 260°C                        |
| Lead temperature 1,6 mm (1/16 inch) from case for 60 seconds: J package . | 300°C                        |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### **DISSIPATION RATING TABLE**

| PACKAGE | $T_{\mbox{\scriptsize A}} \le 25^{\circ}\mbox{\scriptsize C}$ POWER RATING | DERATING FACTOR<br>ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> = 70°C<br>POWER RATING |
|---------|----------------------------------------------------------------------------|------------------------------------------------|---------------------------------------|
| DW      | 1125 mW                                                                    | 9.0 mW/°C                                      | 720 mW                                |
| J       | 1025 mW                                                                    | 8.2 mW/°C                                      | 656 mW                                |

### recommended operating conditions

|                                                                                            |                    | MIN  | NOM | MAX  | UNIT |
|--------------------------------------------------------------------------------------------|--------------------|------|-----|------|------|
| Supply voltage, V <sub>CC</sub>                                                            |                    | 4.75 | 5   | 5.25 | V    |
| Voltage at any bus terminal (separately or common mode), V <sub>I</sub> or V <sub>IC</sub> |                    | -7   |     | 12   | V    |
| High-level input voltage, VIH                                                              | D, CDE, DE, and RE | 2    |     |      | V    |
| Low-level input voltage, V <sub>IL</sub>                                                   | D, CDE, DE, and RE |      |     | 0.8  | V    |
| Differential input voltage, V <sub>ID</sub> (see Note 2)                                   |                    |      | ±12 | V    |      |
| High level output ourrent leve                                                             | Driver             |      |     | -60  | mA   |
| High-level output current, IOH                                                             | Receiver           |      |     | -400 | μΑ   |
| Lourier a straight a straight lo                                                           | Driver<br>Receiver |      |     | 60   | A    |
| Low-level output current, IOL                                                              |                    |      |     | 8    | mA   |
| Operating free-air temperature, T <sub>A</sub>                                             | 0                  |      | 70  | °C   |      |

NOTE 2: Differential-input/output bus voltage is measured at the noninverting terminal A with respect to the inverting terminal B.



NOTE 1: All voltage values, except differential I/O bus voltage, are with respect to network ground terminal.

#### **DRIVER SECTION**

# electrical characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                     | PARAMETER                                           | TEST CO                                               | NDITIONS†                                         | MIN                           | TYP‡ | MAX          | UNIT |
|---------------------|-----------------------------------------------------|-------------------------------------------------------|---------------------------------------------------|-------------------------------|------|--------------|------|
| ٧ıĸ                 | Input clamp voltage                                 | I <sub>I</sub> = -18 mA                               |                                                   |                               |      | -1.5         | V    |
| VO                  | Output voltage                                      | IO = 0                                                |                                                   | 0                             |      | 6            | V    |
| Vон                 | High-level output voltage                           | V <sub>CC</sub> = 4.75 V,<br>V <sub>IL</sub> = 0.8 V, | $V_{IH} = 2 V$ ,<br>$I_{OH} = -55 \text{ mA}$     | 2.7                           |      |              | V    |
| VOL                 | Low-level output voltage                            | V <sub>CC</sub> = 4.75 V,<br>V <sub>IL</sub> = 0.8 V, | V <sub>IH</sub> = 2 V,<br>I <sub>OL</sub> = 55 mA |                               |      | 1.7          | ٧    |
| VOD1                | Differential output voltage                         | IO = 0                                                |                                                   | 1.5                           |      | 6            | V    |
| IV <sub>OD2</sub> I | Differential output voltage                         | $R_L = 100 \Omega$ ,                                  | See Figure 1                                      | 1/2 V <sub>OD1</sub><br>or 2§ | 2.5  | 5            | V    |
|                     |                                                     | $R_L = 54 \Omega$ ,                                   | See Figure 1                                      | 1.5                           | 2.5  | 5            |      |
| V <sub>OD3</sub>    | Differential output voltage                         | $V_{test} = -7 V to 12 V$ ,                           | See Figure 2                                      | 1.5                           |      | 5            | V    |
| Δ VOD               | Change in magnitude of differential output voltage¶ |                                                       |                                                   |                               |      | ±0.2         | V    |
| Voc                 | Common-mode output voltage                          | $R_L = 54 \Omega \text{ or } 100 \Omega,$             | See Figure 1                                      |                               |      | 3<br>-1      | ٧    |
| Δ V <sub>OC</sub>   | Change in magnitude of common-mode output voltage¶  |                                                       |                                                   |                               |      | ±0.2         | V    |
| Ю                   | Output current                                      | Output disabled,<br>See Note 3                        | $V_{O} = 12 \text{ V}$<br>$V_{O} = -7 \text{ V}$  |                               |      | 1<br>-0.8    | mA   |
| lін                 | High-level enable-input current                     | D and DE<br>CDE                                       | V <sub>IH</sub> = 2.7 V                           |                               |      | 20<br>60     |      |
| IιΓ                 | Low-level enable-input current                      | D and DE                                              | V <sub>IL</sub> = 0.4 V                           |                               |      | -100<br>-900 | μΑ   |
|                     |                                                     | V <sub>O</sub> = -6 V                                 |                                                   | +                             |      | -300<br>-250 |      |
|                     |                                                     | $V_0 = 0$                                             |                                                   |                               |      | -150         |      |
| los                 | Short-circuit output current                        | Vo = Vcc                                              |                                                   |                               |      | 250          | mA   |
|                     |                                                     | V <sub>O</sub> = 8 V                                  |                                                   | <del> </del>                  | -    | 250          |      |
|                     | Owner to a company                                  |                                                       | Outputs enabled                                   | <u> </u>                      | 69   | 90           | A    |
| ICC                 | Supply current                                      | No load                                               | Outputs disabled                                  | 1                             | 57   | 78           | mA   |

The power-off measurement in ANSI Standard EIA/TIA-422-B applies to disabled outputs only and is not applied to combined inputs and outputs.



<sup>‡</sup> All typical values are at  $V_{CC} = 5 \text{ V}$  and  $T_A = 25^{\circ}\text{C}$ .

<sup>§</sup> The minimum V<sub>OD2</sub> with 100-W load is either 1/2 V<sub>OD2</sub> or 2 V, whichever is greater.

<sup>¶</sup> Δ|V<sub>OD</sub>| and Δ|V<sub>OC</sub>| are the changes in magnitude of V<sub>OD</sub> and V<sub>OC</sub>, respectively, that occur when the input is changed from a high level to a low level.

NOTE 3: This applies for both power on and off; refer to EIA Standard RS-485 for exact conditions. The EIA/TIA-422-B limit does not apply for a combined driver and receiver terminal.

# SN75ALS171, SN75ALS171A TRIPLE DIFFERENTIAL BUS TRANSCEIVERS

SLLS056D - AUGUST 1987 - REVISED SEPTEMBER 1995

### switching characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                    | PARAMETER                            |         | TEST COND                                                                     | ITIONS                                   | MIN | TYP <sup>†</sup> | MAX | UNIT |
|--------------------|--------------------------------------|---------|-------------------------------------------------------------------------------|------------------------------------------|-----|------------------|-----|------|
|                    |                                      | ALS171  | R <sub>L</sub> = 54 Ω,                                                        | See Figure 3,                            | 3   |                  | 13  |      |
|                    |                                      | ALS171A | $C_{L} = 50 \text{ pF}$                                                       |                                          | 6   |                  | 11  |      |
| td(OD)             | Differential output delay time       | ALS171  | $R_{L1} = R_{L3} = 165 \Omega$ ,<br>$C_{L} = 60 pF$ ,                         | V <sub>TERM</sub> = 5 V,<br>See Figure 6 | 3   |                  | 13  | ns   |
|                    |                                      | ALS171A | $R_{L2} = 75 \Omega$                                                          | See Figure 0                             | 6   |                  | 11  |      |
| *                  | Dules shout                          |         | $R_L$ = 54 Ω,<br>See Figure 3                                                 | C <sub>L</sub> = 50 pF,                  |     | 1                | 5   | ns   |
| tsk(p)             | Pulse skew <sup>‡</sup>              |         | $R_{L1} = R_{L3} = 165 \Omega$ , $C_{L} = 60 pF$ ,                            | $R_{L2} = 75 \Omega$ ,<br>See Figure 6   |     | 1                | 5   | ns   |
|                    | Skew limit§                          | ALS171  | R <sub>L</sub> = 54 Ω,                                                        | C <sub>L</sub> = 50 pF,                  |     |                  | 10  |      |
| • • • • •          |                                      | ALS171A | See Figure 3                                                                  |                                          |     |                  | 5   | ns   |
| tsk(lim)           |                                      | ALS171  | $R_{L1} = R_{L3} = 165 \Omega$ ,                                              | $R_{L2} = 75 \Omega$ ,                   |     |                  | 10  | 115  |
|                    |                                      | ALS171A | $C_L = 60 \text{ pF},$                                                        | See Figure 6                             |     |                  | 5   |      |
|                    | Differential-output transition time  |         | $R_L = 54 \Omega$ ,<br>See Figure 3                                           | C <sub>L</sub> = 50 pF,                  | 3   | 8                | 13  |      |
| <sup>t</sup> t(OD) |                                      |         | $R_{L1} = R_{L3} = 165 \Omega$ ,<br>$C_{L} = 60 \text{ pF}$ ,<br>See Figure 6 | $R_{L2} = 75 \Omega,$<br>VTERM = 5 V,    | 3   | 8                | 13  | ns   |
| <sup>t</sup> PZH   | Output enable time to high level     |         | $R_L = 110 \Omega$ ,                                                          | See Figure 4                             |     | 30               | 50  | ns   |
| tPZL               | Output enable time to low level      |         | $R_L = 110 \Omega$ ,                                                          | See Figure 5                             |     | 30               | 50  | ns   |
| <sup>t</sup> PHZ   | Output disable time from high level  |         | $R_L = 110 \Omega$ ,                                                          | See Figure 4                             | 3   | 8                | 13  | ns   |
| <sup>t</sup> PLZ   | Z Output disable time from low level |         | $R_L = 110 \Omega$ ,                                                          | See Figure 5                             | 3   | 8                | 13  | ns   |
| tPDE               | Differential-output enable time      |         | $R_{L1} = R_{L3} = 165 \Omega$ , $R_{L2} = 75 \Omega$ ,                       | $R_{L2} = 75 \Omega$ ,                   | 8   | 30               | 45  | ns   |
| tPDZ               | Differential-output disable time     |         | $C_L = 60 \text{ pF},$                                                        | See Figure 7                             | 5   | 10               | 45  | ns   |

<sup>&</sup>lt;sup>†</sup> All typical values are at  $V_{CC} = 5 \text{ V}$  and  $T_A = 25^{\circ}\text{C}$ .

#### **SYMBOL EQUIVALENTS**

| DATA-SHEET PARAMETER | EIA/TIA-422-B                       | RS-485                                             |
|----------------------|-------------------------------------|----------------------------------------------------|
| Vo                   | V <sub>oa</sub> , V <sub>ob</sub>   | V <sub>oa</sub> , V <sub>ob</sub>                  |
| V <sub>OD1</sub>     | Vo                                  | Vo                                                 |
| V <sub>OD2</sub>     | $V_t (R_L = 100 \Omega)$            | $V_t (R_L = 54 \Omega)$                            |
| V <sub>OD3</sub>     |                                     | V <sub>t</sub> (Test Termination<br>Measurement 2) |
| V <sub>test</sub>    |                                     | V <sub>tst</sub>                                   |
| Δ V <sub>OD</sub>    | $  V_t - \overline{V}_t  $          | $   \vee_{t}   -   \overline{\vee}_{t}   $         |
| Voc                  | V <sub>os</sub>                     | V <sub>os</sub>                                    |
| Δ V <sub>OC</sub>    | $ V_{OS} - \overline{V}_{OS} $      | $ V_{OS} - \overline{V}_{OS} $                     |
| los                  | I <sub>sa</sub>  ,  I <sub>sb</sub> |                                                    |
| lo                   | $ I_{xa} ,  I_{xb} $                | I <sub>ia</sub> , I <sub>ib</sub>                  |



<sup>‡</sup> Pulse skew is defined as the |t<sub>d(ODL)</sub>| of each channel. § Skew limit is the maximum difference in propagation delay times between any two channels of one device and between any two devices. This parameter is applicable at one V<sub>CC</sub> and operating temperature within the recommended operating conditions.

#### RECEIVER SECTION

# electrical characteristics over recommended ranges of common-mode input voltage, supply voltage, and operating free-air temperature (unless otherwise noted)

|                  | PARAMETER                                                 | TEST CO                                    | TEST CONDITIONS          |       |    | MAX     | UNIT |
|------------------|-----------------------------------------------------------|--------------------------------------------|--------------------------|-------|----|---------|------|
| V <sub>IT+</sub> | Positive-going input threshold voltage                    | V <sub>O</sub> = 2.7 V,                    | $I_0 = -0.4 \text{ mA}$  |       |    | 0.3     | V    |
| VIT-             | Negative-going input threshold voltage                    | V <sub>O</sub> = 0.5 V,                    | IO = 8 mA                | -0.3‡ |    |         | V    |
| V <sub>hys</sub> | Hysteresis voltage (V <sub>IT+</sub> - V <sub>IT-</sub> ) |                                            |                          |       | 60 |         | mV   |
| VIK              | Enable-input clamp voltage                                | I <sub>I</sub> = -18 mA                    |                          |       |    | -1.5    | V    |
| VOH              | High-level output voltage                                 | V <sub>ID</sub> = 300 mV,<br>See Figure 8  | $I_{OH} = -400 \mu A$ ,  | 2.7   |    |         | V    |
| VOL              | Low-level output voltage                                  | V <sub>ID</sub> = -300 mV,<br>See Figure 8 | $I_{OL} = 8 \text{ mA},$ |       |    | 0.45    | V    |
| loz              | High-impedance-state output current                       | $V_0 = 0.4 \text{ V to } 2.4 \text{ V}$    |                          |       |    | ±20     | μΑ   |
| 1.               | Mary format assessed                                      | Other input = 0 V,                         | V <sub>I</sub> = 12 V    |       |    | 1       | A    |
| ''               | Line input current                                        | See Note 4                                 | V <sub>I</sub> = -7 V    |       |    | -0.8    | mA   |
| ΙΗ               | High-level enable-input current                           | V <sub>IH</sub> = 2.7 V                    |                          |       |    | 60      | μΑ   |
| I <sub>IL</sub>  | Low-level enable-input current                            | V <sub>IL</sub> = 0.4 V                    |                          |       |    | -300    | μΑ   |
| rį               | Input resistance                                          |                                            |                          | 12    |    |         | kΩ   |
| los              | Short-circuit output current                              | $V_{ID} = 300 \text{ mV},$                 | V <sub>O</sub> = 0       | -15   |    | -85     | mA   |
| laa              | Supply current                                            | No load                                    | Outputs enabled          |       | 69 | 90      | mA   |
| lcc              | Supply current                                            | INO IOAU                                   | Outputs disabled         |       | 57 | 78 IIIA |      |

 $<sup>\</sup>overline{\dagger}$  All typical values are at V<sub>CC</sub> = 5 V and T<sub>A</sub> = 25°C.

# switching characteristics over recommended ranges of supply voltage and operating free-air temperature range

|                      | PARAMETER                                         | TEST CONDITIONS                              | MIN                                          | TYP† | MAX | UNIT |    |
|----------------------|---------------------------------------------------|----------------------------------------------|----------------------------------------------|------|-----|------|----|
|                      | Propagation delay time, low- to high-level output | ALS171                                       | $V_{ID} = -1.5 \text{ V to } 1.5 \text{ V},$ | 9    |     | 19   | no |
| <sup>t</sup> PLH     | Propagation delay time, low- to high-level output | ALS171A                                      | $C_L = 15 \text{ pF},$                       | 11   |     | 16   | ns |
| t <sub>PHL</sub> Pro | Propagation delay time, high- to low-level output | ALS171                                       | $T_A = 25^{\circ}C$ ,                        | 9    |     | 19   | no |
|                      | Propagation delay time, high- to low-level output | ALS171A                                      | See Figure 9                                 | 11   |     | 16   | ns |
| t <sub>sk(p)</sub>   | Pulse skew§                                       | $V_{ID} = -1.5 \text{ V to } 1.5 \text{ V},$ |                                              | 2    | 5   | ns   |    |
|                      | OL P. VI                                          | ALS171                                       | $C_L = 15 pF$ ,                              |      |     | 10   |    |
| tsk(lim)             | Skew limit¶                                       | ALS171A                                      | See Figure 9                                 |      |     | 5    | ns |
| <sup>t</sup> PZH     | Output enable time to high level                  |                                              | C <sub>L</sub> = 15 pF,                      |      | 7   | 14   | ns |
| tPZL                 | Output enable time to low level                   | See Figure 10                                |                                              | 7    | 14  | ns   |    |
| tPHZ                 | Output disable time from high level               | C <sub>L</sub> = 15 pF,                      |                                              | 20   | 35  | ns   |    |
| tPLZ                 | Output disable time from low level                | ·                                            | See Figure 10                                |      | 8   | 17   | ns |

<sup>&</sup>lt;sup>†</sup> All typical values are at  $V_{CC} = 5 \text{ V}$  and  $T_A = 25^{\circ}\text{C}$ .



<sup>&</sup>lt;sup>‡</sup> The algebraic convention, in which the less positive (more negative) limit is designated minimum, is used in this data sheet for common-mode input voltage and threshold voltage levels only.

NOTE 4: This applies for both power on and off; refer to EIA Standard RS-485 for exact conditions.

<sup>§</sup> Pulse skew is defined as the |tpLH-tpHL| of each channel.

<sup>¶</sup> Skew limit is the maximum difference in propagation delay times between any two channels of one device and between any two devices. This parameter is applicable at one V<sub>CC</sub> and operating temperature within the recommended operating conditions.



Figure 1. Driver V<sub>OD</sub> and V<sub>OC</sub>



Figure 2. Driver V<sub>OD3</sub>



NOTES: A. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  1 MHz, 50% duty cycle,  $t_{\tilde{f}} \leq$  6 ns,  $t_{\tilde{f}} \leq$  7 ns,  $t_{\tilde{f}} \leq$  8 ns,  $t_{\tilde{f}} \leq$  9 ns,  $t_{$ 

Figure 3. Driver Test Circuit and Voltage Waveforms



- NOTES: A. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  1 MHz, 50% duty cycle,  $t_f \leq$  6 ns,  $t_f \leq$  8 ns,  $t_f \leq$  8 ns,  $t_f \leq$  9 ns,  $t_f$ 
  - B. C<sub>L</sub> includes probe and jig capacitance.

Figure 4. Driver Test Circuit and Voltage Waveforms



- NOTES: A. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  1 MHz, 50% duty cycle,  $t_f \leq$  6 ns,  $t_f \leq$  8 ns,  $t_f \leq$  8 ns,  $t_f \leq$  9 ns,  $t_f$ 
  - B. CL includes probe and jig capacitance.

Figure 5. Driver Test Circuit and Voltage Waveforms





NOTES: A. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  1 MHz, 50% duty cycle,  $t_f \leq$  6 ns,  $t_f \leq$  8 ns,  $t_f \leq$  8 ns,  $t_f \leq$  9 ns,  $t_f$ 

Figure 6. Driver Test Circuit and Voltage Waveforms With Double-Differential-SCSI Termination for the Load



NOTES: A. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  1 MHz, 50% duty cycle,  $t_f \leq$  6 ns,  $t_f \leq$  7 ns,  $t_f \leq$  8 ns,  $t_f \leq$  8 ns,  $t_f \leq$  8 ns,  $t_f \leq$  9 ns,  $t_f$ 

Figure 7. Driver Differential-Enable and Disable Times With a Double-SCSI Termination



Figure 8. Receiver VOH and VOL



NOTES: A. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  1 MHz, 50% duty cycle,  $t_{\Gamma} \leq$  6 ns,  $t_{f} \leq$  6 ns,  $t_{O} =$  50  $t_{O}$ 

Figure 9. Receiver Test Circuit and Voltage Waveforms



- NOTES: A. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  1 MHz, 50% duty cycle,  $t_{\Gamma} \leq$  6 ns,  $t_{f} \leq$  6 ns,  $t_{O} = 50 \ \Omega$ .
  - B. C<sub>L</sub> includes probe and jig capacitance.

Figure 10. Receiver Test Circuit and Voltage Waveforms

#### TYPICAL CHARACTERISTICS



# DRIVER



#### TYPICAL CHARACTERISTICS



**RECEIVER** HIGH-LEVEL OUTPUT VOLTAGE FREE-AIR TEMPERATURE



RECEIVER LOW-LEVEL OUTPUT VOLTAGE





**RECEIVER** LOW-LEVEL OUTPUT VOLTAGE

Figure 15



Figure 17

#### TYPICAL CHARACTERISTICS



### **APPLICATION INFORMATION**



NOTE A: The line should be terminated at both ends in its characteristic impedance. Stub lengths off the main line should be kept as short as possible.

Figure 20. Typical Application Circuit



Figure 21. Typical Differential SCSI Application Circuit

#### **APPLICATION INFORMATION**



Figure 22. Typical Differential SCSI Bus Interface Implementation



www.ti.com 17-Jun-2023

#### PACKAGING INFORMATION

| Orderable Device | Status  | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------|
|                  |         |              |                    |      |                |              | (6)                           |                    |              |                         |         |
| SN75ALS171ADW    | LIFEBUY | SOIC         | DW                 | 20   | 25             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | 75ALS171A               |         |
| SN75ALS171DW     | ACTIVE  | SOIC         | DW                 | 20   | 25             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | 75ALS171                | Samples |
| SN75ALS171DWR    | ACTIVE  | SOIC         | DW                 | 20   | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | 75ALS171                | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 17-Jun-2023

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com 24-Apr-2022

### TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN75ALS171DWR | SOIC            | DW                 | 20 | 2000 | 330.0                    | 24.4                     | 10.8       | 13.3       | 2.7        | 12.0       | 24.0      | Q1               |

www.ti.com 24-Apr-2022



#### \*All dimensions are nominal

|   | Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| I | SN75ALS171DWR | SOIC         | DW              | 20   | 2000 | 350.0       | 350.0      | 43.0        |

# PACKAGE MATERIALS INFORMATION

www.ti.com 24-Apr-2022

### **TUBE**



#### \*All dimensions are nominal

| Device        | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|---------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| SN75ALS171ADW | DW           | SOIC         | 20   | 25  | 506.98 | 12.7   | 4826   | 6.6    |
| SN75ALS171DW  | DW           | SOIC         | 20   | 25  | 506.98 | 12.7   | 4826   | 6.6    |



SOIC



#### NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm per side.
- 5. Reference JEDEC registration MS-013.



SOIC



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SOIC



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated