



🕳 Order

Now







TCA9534A

ZHCSCR9C - SEPTEMBER 2014 - REVISED FEBRUARY 2017

# TCA9534A 具有中断输出和配置寄存器的低压 8 位 I<sup>2</sup>C 和系统管理总线 (SMBUS) 低功耗输入输出 (I/O) 扩展器

- 1 特性
- 低待机电流消耗
- I<sup>2</sup>C 至并行端口扩展器
- 开漏电路低电平有效中断输出
- 1.65V 至 5.5V 的工作电源电压范围
- 可耐受 5V 电压的 I/O 端口
- 400kHz 快速 I<sup>2</sup>C 总线
- 3 个硬件地址引脚可在 I<sup>2</sup>C/SMBus 上支持最多 8 个器件
- 输入和输出配置寄存器
- 极性反转寄存器
- 内部加电复位
- 所用通道在加电时被配置为输入
- 加电时无毛刺脉冲
- SCL/SDA 输入端上的噪声滤波器
- 具有最大高电流驱动能力的锁存输出,适用于直接 驱动 LED
- 锁断性能超过 100mA,符合 JESD 78 II 类规范的 要求)
- 静电放电 (ESD) 保护性能超过 JESD 22 规范的要求
  - 2000V 人体放电模型 (A114-A)
  - 1000V 充电器件模型 (C101)

- 2 应用
   服务器
- 路由器(电信交换设备)
- 个人计算机
- 个人电子产品 (例如:游戏机)
- 工业自动化
- 采用 GPIO 受限处理器的产品
- 3 说明

TCA9534A 是一款 16 引脚器件,可为两线双向 I<sup>2</sup>C 总 线(或 SMBus)协议提供 8 位通用并行输入和输出 (I/O)扩展。该器件可在 1.65V 至 5.5V 的电源电压范 围内运行,从而允许使用各种器件。该器件支持 100kHz(标准模式)和 400kHz(快速模式)时钟频 率。当开关、传感器、按钮、LED、风扇和其它类似器 件需要额外的 I/O 时, I/O 扩展器(如 TCA9534A)可 提供简单解决方案。

TCA9534A 的 功能 包括在 INT 引脚上生成中断。这 样,主设备就知道输入端口状态何时发生了变化。硬件 可选地址引脚 A0、A1 和 A2 最多允许 8 个 TCA9534A 器件位于同一 I<sup>2</sup>C 总线上。该器件还可通 过电源循环供电以生成加电复位,从而复位到默认状 态。

| 器件信息 <sup>(1)</sup> |            |                  |  |  |  |
|---------------------|------------|------------------|--|--|--|
| 器件型号 封装 封装尺寸(标称值)   |            |                  |  |  |  |
| TC 405244           | TSSOP (16) | 5.00mm x 4.40mm  |  |  |  |
| TCA9534A            | SOIC (16)  | 10.30mm x 7.50mm |  |  |  |

(1) 要了解所有可用封装,请参见数据表末尾的可订购产品附录。



| 1 | 特性   |                                                 |
|---|------|-------------------------------------------------|
| 2 | 应用   |                                                 |
| 3 | 说明   | 1                                               |
| 4 | 修订   | 历史记录 2                                          |
| 5 | Pin  | Configuration and Functions 4                   |
| 6 | Spe  | cifications5                                    |
|   | 6.1  | Absolute Maximum Ratings5                       |
|   | 6.2  | Handling Ratings5                               |
|   | 6.3  | Recommended Operating Conditions 5              |
|   | 6.4  | Thermal Information 6                           |
|   | 6.5  | Electrical Characteristics 6                    |
|   | 6.6  | I <sup>2</sup> C Interface Timing Requirements7 |
|   | 6.7  | Switching Characteristics 8                     |
|   | 6.8  | Typical Characteristics 9                       |
| 7 | Para | ameter Measurement Information 12               |
| 8 | Deta | ailed Description 15                            |
|   | 8.1  | Overview 15                                     |
|   | 8.2  | Functional Block Diagram 16                     |
|   | 8.3  | Feature Description 17                          |

# 4 修订历史记录

2

注: 之前版本的页码可能与当前版本有所不同。

| C | hanges from Revision B (December 2016) to Revision C P | Page |
|---|--------------------------------------------------------|------|
| • | Updated Figure 20                                      | . 13 |
| • | Updated address in Table 1                             | . 18 |

#### Changes from Revision A (September 2014) to Revision B

| • 更新了 <i>说明</i> 部分                                                                               | 1              |
|--------------------------------------------------------------------------------------------------|----------------|
| • 己添加 DW 封装                                                                                      |                |
| Corrected ESD ratings to reflect ± ratings                                                       | 5              |
| VIH values, improved performance                                                                 |                |
| <ul> <li>Made changes to I<sub>OL</sub> in the Recommended Operating Conditions table</li> </ul> | 5              |
| Changed V <sub>PORR</sub> limits                                                                 | 6              |
| • Changed $V_{OH}$ at $V_{CC}$ = 1.65 V                                                          | <mark>6</mark> |
| Updated I <sub>OL</sub> in the <i>Electrical Characteristics</i> table                           | 6              |
| Changed I <sub>CC</sub> in the <i>Electrical Characteristics</i> table                           | 7              |
| • Deleted ∆I <sub>CC</sub> parameter from the <i>Electrical Characteristics</i> table            | 7              |
| Increased the pin capacitance maximum, decreased typical                                         |                |
| Updated graphs in <i>Typical Characteristics</i> section                                         |                |
| Updated Interrupt Output (INT) section                                                           | 17             |
| Added the Calculating Junction Temperature and Power Dissipation section                         |                |
| Updated parameter values in Table 8                                                              | 27             |
| Added V <sub>CC_MV</sub> to Table 8                                                              |                |
| Updated Figure 39                                                                                | 27             |

|    | 8.4  | Device Functional Modes     | 17 |
|----|------|-----------------------------|----|
|    | 8.5  | Programming                 | 17 |
|    | 8.6  | Register Maps               | 19 |
| 9  | Арр  | lication and Implementation | 24 |
|    | 9.1  | Application Information     | 24 |
|    | 9.2  | Typical Application         | 24 |
| 10 | Pow  | ver Supply Recommendations  | 27 |
|    | 10.1 | Power-On Reset Requirements | 27 |
| 11 | Lay  | out                         | 29 |
|    | 11.1 | Layout Guidelines           | 29 |
|    | 11.2 | Layout Example              | 29 |
| 12 |      | 和文档支持                       |    |
|    | 12.1 | 相关文档                        | 30 |
|    | 12.2 | 接收文档更新通知                    | 30 |
|    | 12.3 | 社区资源                        | 30 |
|    | 12.4 | 商标                          | 30 |
|    | 12.5 | 静电放电警告                      | 30 |
|    | 12.6 |                             |    |
|    |      |                             |    |

13 机械、封装和可订购信息...... 30



www.ti.com.cn

Page



Changes from Original (August 2014) to Revision A

• 最初发布的完整版本 ...... 1

Page

TEXAS INSTRUMENTS

www.ti.com.cn

# 5 Pin Configuration and Functions

| PW and DW Package<br>16-Pin TSSOP and SOIC<br>Top View |   |    |     |  |  |  |  |
|--------------------------------------------------------|---|----|-----|--|--|--|--|
| A0                                                     | 1 | 16 | VCC |  |  |  |  |
| A1                                                     | 2 | 15 | SDA |  |  |  |  |
| A2[                                                    | 3 | 14 | SCL |  |  |  |  |
| P0[                                                    | 4 | 13 | INT |  |  |  |  |
| P1[                                                    | 5 | 12 | P7  |  |  |  |  |
| P2[                                                    | 6 | 11 | P6  |  |  |  |  |
| P3[                                                    | 7 | 10 | P5  |  |  |  |  |
| GND[                                                   | 8 | 9  | P4  |  |  |  |  |

#### **Pin Functions**

| PIN |      | I/O | DESCRIPTION                                                                                |  |
|-----|------|-----|--------------------------------------------------------------------------------------------|--|
| NO. | NAME | 1/0 | DESCRIPTION                                                                                |  |
| 1   | A0   |     | Address input. Connect directly to V <sub>CC</sub> or ground                               |  |
| 2   | A1   | I   | Address input. Connect directly to V <sub>CC</sub> or ground                               |  |
| 3   | A2   | I   | Address input. Connect directly to $V_{\mbox{\scriptsize CC}}$ or ground                   |  |
| 4   | P0   | I/O | P-port input-output. Push-pull design structure. At power on, P0 is configured as an input |  |
| 5   | P1   | I/O | P-port input-output. Push-pull design structure. At power on, P1 is configured as an input |  |
| 6   | P2   | I/O | P-port input-output. Push-pull design structure. At power on, P2 is configured as an input |  |
| 7   | P3   | I/O | P-port input-output. Push-pull design structure. At power on, P3 is configured as an input |  |
| 8   | GND  | _   | Ground                                                                                     |  |
| 9   | P4   | I/O | P-port input-output. Push-pull design structure. At power on, P4 is configured as an input |  |
| 10  | P5   | I/O | P-port input-output. Push-pull design structure. At power on, P5 is configured as an input |  |
| 11  | P6   | I/O | P-port input-output. Push-pull design structure. At power on, P6 is configured as an input |  |
| 12  | P7   | I/O | P-port input-output. Push-pull design structure. At power on, P7 is configured as an input |  |
| 13  | INT  | 0   | Interrupt output. Connect to V <sub>CC</sub> through a pull-up resistor                    |  |
| 14  | SCL  | I   | Serial clock bus. Connect to V <sub>CC</sub> through a pull-up resistor                    |  |
| 15  | SDA  | I/O | Serial data bus. Connect to $V_{CC}$ through a pull-up resistor                            |  |
| 16  | VCC  |     | Supply voltage                                                                             |  |



# 6 Specifications

### 6.1 Absolute Maximum Ratings<sup>(1)</sup>

over operating free-air temperature range (unless otherwise noted)

|                     |                                                           |                                        | MIN  | MAX  | UNIT |
|---------------------|-----------------------------------------------------------|----------------------------------------|------|------|------|
| V <sub>CC</sub>     | Supply voltage                                            |                                        | -0.5 | 6    | V    |
| VI                  | Input voltage (2)                                         |                                        | -0.5 | 6    | V    |
| Vo                  | Output voltage <sup>(2)</sup>                             |                                        | -0.5 | 6    | V    |
| I <sub>IK</sub>     | Input clamp current                                       | V <sub>1</sub> < 0                     |      | -20  | mA   |
| I <sub>OK</sub>     | Output clamp current                                      | V <sub>O</sub> < 0                     |      | -20  | mA   |
| I <sub>IOK</sub>    | Input-output clamp current                                | $V_{O} < 0 \text{ or } V_{O} > V_{CC}$ |      | ±20  | mA   |
| I <sub>OL</sub>     | Continuous output low current through a single P-port     | $V_{O} = 0$ to $V_{CC}$                |      | 50   | mA   |
| I <sub>OH</sub>     | Continuous output high current through a single P-port    | $V_{O} = 0$ to $V_{CC}$                |      | -50  | mA   |
|                     | Continuous current through GND by all P-ports, INT, and   | SDA                                    |      | 250  |      |
| ICC                 | Continuous current through V <sub>CC</sub> by all P-ports |                                        |      | -160 | mA   |
| T <sub>J(MAX)</sub> | Maximum junction temperature                              |                                        |      | 100  | °C   |
| T <sub>stg</sub>    | Storage temperature                                       |                                        | -65  | 150  | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) The input negative-voltage and output voltage ratings may be exceeded if the input and output current ratings are observed.

# 6.2 Handling Ratings

|                    |                            |                                                                                          | VALUE | UNIT |
|--------------------|----------------------------|------------------------------------------------------------------------------------------|-------|------|
|                    |                            | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup>              | ±2000 |      |
| V <sub>(ESD)</sub> | Electrostatic<br>discharge | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | ±1000 | V    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

#### 6.3 Recommended Operating Conditions

|                 |                                            | <u> </u>                    |                                 | MIN                 | MAX                            | UNIT |
|-----------------|--------------------------------------------|-----------------------------|---------------------------------|---------------------|--------------------------------|------|
| V <sub>CC</sub> | Supply voltage                             |                             |                                 | 1.65                | 5.5                            | V    |
| V               | Libert Level Second and the sec            | SCL, SDA                    | $V_{CC}$ = 1.65 V to 5.5 V      | $0.7 \times V_{CC}$ | V <sub>CC</sub> <sup>(1)</sup> | V    |
| VIH             | High-level input voltage                   | A0, A1, A2, P7–P0           | $V_{CC}$ = 1.65 V to 2.7 V      | $0.7 \times V_{CC}$ | 5.5                            | v    |
|                 |                                            | SCL, SDA                    | $V_{CC}$ = 1.65 V to 5.5 V      | -0.5                | $0.3 \times V_{CC}$            |      |
| VIL             | Low-level input voltage                    |                             | $V_{CC}$ = 1.65 V to 2.7 V      | -0.5                | $0.3 \times V_{CC}$            | V    |
|                 |                                            | A0, A1, A2, P7–P0           | $V_{CC}$ = 3 V to 5.5 V         | -0.5                | $0.2 \times V_{CC}$            |      |
| I <sub>OH</sub> | High-level output current                  | Any P-port, P7–P0           |                                 |                     | -10                            | mA   |
|                 | Low-level output current <sup>(2)</sup>    |                             | T <sub>j</sub> ≤ 65°C           |                     | 25                             |      |
|                 |                                            | P00-P07, P10-P17            | T <sub>j</sub> ≤ 85°C           |                     | 18                             |      |
| I <sub>OL</sub> |                                            |                             | T <sub>j</sub> ≤ 100°C          |                     | 9                              | mA   |
|                 |                                            | INT, SDA                    | T <sub>j</sub> ≤ 85°C           |                     | 6                              |      |
|                 |                                            | T <sub>j</sub> $\leq$ 100°C |                                 | 3                   |                                |      |
| I <sub>CC</sub> | Continuous current through GND             | All P-ports P7-P0, INT, a   | All P-ports P7-P0, INT, and SDA |                     | 200                            | mA   |
| 20              | Continuous current through V <sub>CC</sub> | All P-ports P7-P0           |                                 |                     | -80                            |      |
| T <sub>A</sub>  | Operating free-air temperature             |                             |                                 | -40                 | 85                             | °C   |

(1) The SCL and SDA pins shall not be at a higher potential than the supply voltage V<sub>CC</sub> in the application, or an increase in leakage current, I<sub>1</sub>, will result.

(2) The values shown apply to specific junction temperatures. See the *Calculating Junction Temperature and Power Dissipation* section on how to calculate the junction temperature.

#### TCA9534A

ZHCSCR9C-SEPTEMBER 2014-REVISED FEBRUARY 2017

www.ti.com.cn

### 6.4 Thermal Information

|                       |                                              | TCA        | TCA9534A  |      |  |
|-----------------------|----------------------------------------------|------------|-----------|------|--|
|                       | THERMAL METRIC <sup>(1)</sup>                | PW (TSSOP) | DW (SOIC) | UNIT |  |
|                       |                                              | 16 PINS    | 16 PINS   |      |  |
| $R_{\thetaJA}$        | Junction-to-ambient thermal resistance       | 122        | 92.2      | °C/W |  |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 56.4       | 53.8      | °C/W |  |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 67.1       | 56.9      | °C/W |  |
| ΨJT                   | Junction-to-top characterization parameter   | 10.8       | 26.4      | °C/W |  |
| ΨЈВ                   | Junction-to-board characterization parameter | 66.5       | 56.4      | °C/W |  |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

# 6.5 Electrical Characteristics

over operating free-air temperature range (unless otherwise noted)

|                       | PARAMETER                                          | TEST CONDITIONS                      | V <sub>cc</sub> | MIN  | TYP <sup>(1)</sup> | MAX | UNIT |
|-----------------------|----------------------------------------------------|--------------------------------------|-----------------|------|--------------------|-----|------|
| V <sub>IK</sub>       | Input diode clamp voltage                          | I <sub>I</sub> = -18 mA              | 1.65 V to 5.5 V | -1.2 |                    |     | V    |
| V <sub>POR</sub><br>R | Power-on reset voltage, $V_{CC}$ rising            | $V_{I} = V_{CC}$ or GND, $I_{O} = 0$ |                 |      | 1.2                | 1.5 | V    |
| V <sub>POR</sub><br>F | Power-on reset voltage, $V_{CC}$ falling           | $V_{I} = V_{CC}$ or GND, $I_{O} = 0$ |                 | 0.75 | 1                  |     | V    |
|                       |                                                    |                                      | 1.65 V          | 1.2  |                    |     |      |
| V <sub>OH</sub>       |                                                    | 1 0 m 4                              | 2.3 V           | 1.8  |                    |     |      |
|                       | P-port high-level output<br>voltage <sup>(2)</sup> | $I_{OH} = -8 \text{ mA}$             | 3 V             | 2.6  |                    |     | - V  |
|                       |                                                    |                                      | 4.5 V           | 4.1  |                    |     |      |
|                       |                                                    | I <sub>OH</sub> = -10 mA             | 1.65 V          | 1    |                    |     |      |
|                       |                                                    |                                      | 2.3 V           | 1.7  |                    |     |      |
|                       |                                                    |                                      | 3 V             | 2.5  |                    |     |      |
|                       |                                                    |                                      | 4.5 V           | 4    |                    |     |      |
|                       | SDA <sup>(3)</sup>                                 | V <sub>OL</sub> = 0.4 V              | 1.65 V to 5.5 V | 3    |                    |     |      |
|                       | P port <sup>(4)</sup>                              | V <sub>OL</sub> = 0.5 V              | 1.65 V to 5.5 V | 8    |                    |     |      |
| I <sub>OL</sub>       | P port                                             | V <sub>OL</sub> = 0.7 V              | 1.65 V to 5.5 V | 10   |                    |     | mA   |
|                       | INT <sup>(5)</sup>                                 | V <sub>OL</sub> = 0.4 V              | 1.65 V to 5.5 V | 3    |                    |     |      |
|                       | SCL, SDA                                           |                                      |                 |      |                    | ±1  | •    |
| II.                   | A2-A0                                              | $V_{I} = V_{CC}$ or GND              | 1.65 V to 5.5 V |      |                    | ±1  | μA   |
| IIH                   | P port                                             | $V_{I} = V_{CC}$                     | 1.65 V to 5.5 V |      |                    | 1   | μA   |
| IIL                   | P port                                             | V <sub>I</sub> = GND                 | 1.65 V to 5.5 V |      |                    | -1  | μA   |

(1) All typical values are at nominal supply voltage (1.8-, 2.5-, 3.3-, or 5-V V<sub>CC</sub>) and  $T_A = 25^{\circ}C$ .

(2) Each P-port I/O configured as a high output must be externally limited to a maximum of 10 mA, and the total current sourced by all I/Os (P-ports P7-P0) through V<sub>CC</sub> must be limited to a maximum current of 80 mA.

(5) The INT pin must be externally limited to a maximum of 7 mA, and the total current sunk by all I/Os (P-ports P7-P0, INT, and SDA) through GND must be limited to a maximum current of 200 mA.

<sup>(3)</sup> The SDA pin must be externally limited to a maximum of 12 mA, and the total current sunk by all I/Os (P-ports P7-P0, INT, and SDA) through GND must be limited to a maximum current of 200 mA.

<sup>(4)</sup> Each P-port I/O configured as a low output must be externally limited to a maximum of 25 mA, and the total current sunk by all I/Os (P-ports P7-P0, INT, and SDA) through GND must be limited to a maximum current of 200 mA.



# **Electrical Characteristics (continued)**

|                 | PARAMETER      | TEST CONDIT                                        | ONS            | V <sub>cc</sub> | MIN | TYP <sup>(1)</sup> | MAX | UNIT |
|-----------------|----------------|----------------------------------------------------|----------------|-----------------|-----|--------------------|-----|------|
|                 |                |                                                    |                | 5.5 V           |     | 22                 | 40  |      |
|                 | Operating mode | $V_{I} = V_{CC}$ or GND, $I_{O} = 0$ ,             |                | 3.6 V           |     | 11                 | 30  |      |
|                 | Operating mode | $I/O = inputs, f_{scl} = 400 \text{ kHz}, no$      | load           | 2.7 V           |     | 8                  | 19  |      |
|                 |                |                                                    |                | 1.65            |     | 5                  | 11  |      |
|                 |                |                                                    |                | 5.5 V           |     | 1.5                | 3.9 |      |
|                 |                |                                                    | $V_I = V_{CC}$ | 3.6 V           |     | 0.9                | 2.2 |      |
| Icc             |                | $I_{1} = GND, I_{O} = 0,$                          | $v_1 = v_{CC}$ | 2.7 V           |     | 0.6                | 1.8 | μA   |
|                 | Standby made   |                                                    | <b>、</b>       | 1.95 V          |     | 0.4                | 1.5 |      |
|                 | Standby mode   | I/O = inputs, f <sub>scl</sub> = 0 kHz, no<br>load |                | 5.5 V           |     | 1.5                | 8.7 |      |
|                 |                |                                                    |                | 3.6 V           |     | 0.9                | 4   |      |
|                 |                |                                                    | $V_I = GND$    | 2.7 V           |     | 0.6                | 3   |      |
|                 |                |                                                    |                | 1.95 V          |     | 0.4                | 2.2 |      |
| Ci              | SCL            | V <sub>I</sub> = V <sub>CC</sub> or GND            |                | 1.65 V to 5.5 V |     | 3                  | 8   | pF   |
| <u>_</u>        | SDA            |                                                    |                |                 |     | 3                  | 9.5 |      |
| C <sub>io</sub> | P port         | $V_{IO} = V_{CC}$ or GND                           |                | 1.65 V to 5.5 V |     | 3.7                | 9.5 | pF   |

over operating free-air temperature range (unless otherwise noted)

# 6.6 I<sup>2</sup>C Interface Timing Requirements

over operating free-air temperature range (unless otherwise noted) (see Figure 19)

|                       |                                                          |                                          | MIN | MAX  | UNIT |
|-----------------------|----------------------------------------------------------|------------------------------------------|-----|------|------|
| STANDA                | RD MODE                                                  |                                          |     |      |      |
| f <sub>scl</sub>      | I <sup>2</sup> C clock frequency                         |                                          | 0   | 100  | kHz  |
| t <sub>sch</sub>      | I <sup>2</sup> C clock high time                         |                                          | 4   |      | μs   |
| t <sub>scl</sub>      | I <sup>2</sup> C clock low time                          |                                          | 4.7 |      | μs   |
| t <sub>sp</sub>       | I <sup>2</sup> C spike time                              |                                          |     | 50   | ns   |
| t <sub>sds</sub>      | I <sup>2</sup> C serial-data setup time                  |                                          | 250 |      | ns   |
| t <sub>sdh</sub>      | I <sup>2</sup> C serial-data hold time                   |                                          | 0   |      | ns   |
| t <sub>icr</sub>      | I <sup>2</sup> C input rise time                         |                                          |     | 1000 | ns   |
| t <sub>icf</sub>      | I <sup>2</sup> C input fall time                         |                                          |     | 300  | ns   |
| t <sub>ocf</sub>      | I <sup>2</sup> C output fall time                        | 10-pF to 400-pF bus                      |     | 300  | ns   |
| t <sub>buf</sub>      | I <sup>2</sup> C bus free time between stop and start    |                                          | 4.7 |      | μs   |
| t <sub>sts</sub>      | I <sup>2</sup> C start or repeated start condition setur | 0                                        | 4.7 |      | μs   |
| t <sub>sth</sub>      | I <sup>2</sup> C start or repeated start condition hold  |                                          | 4   |      | μs   |
| t <sub>sps</sub>      | I <sup>2</sup> C stop condition setup                    |                                          | 4   |      | μs   |
| t <sub>vd(data)</sub> | Valid data time                                          | SCL low to SDA output valid              |     | 3.45 | ns   |
| t <sub>vd(ack)</sub>  | Valid data time of ACK condition                         | ACK signal from SCL low to SDA (out) low |     | 3.45 | μs   |
| C <sub>b</sub>        | I <sup>2</sup> C bus capacitive load                     |                                          |     | 400  | pF   |
| FAST M                | ODE                                                      |                                          |     |      |      |
| f <sub>scl</sub>      | I <sup>2</sup> C clock frequency                         |                                          | 0   | 400  | kHz  |
| t <sub>sch</sub>      | I <sup>2</sup> C clock high time                         |                                          | 0.6 |      | μs   |
| t <sub>scl</sub>      | I <sup>2</sup> C clock low time                          |                                          | 1.3 |      | μs   |
| t <sub>sp</sub>       | I <sup>2</sup> C spike time                              |                                          |     | 50   | ns   |
| t <sub>sds</sub>      | I <sup>2</sup> C serial-data setup time                  |                                          | 100 |      | ns   |
| t <sub>sdh</sub>      | I <sup>2</sup> C serial-data hold time                   |                                          | 0   |      | ns   |
| t <sub>icr</sub>      | I <sup>2</sup> C input rise time                         |                                          | 20  | 300  | ns   |

# I<sup>2</sup>C Interface Timing Requirements (continued)

over operating free-air temperature range (unless otherwise noted) (see Figure 19)

|                       |                                                         |                                          | MIN                               | MAX | UNIT |
|-----------------------|---------------------------------------------------------|------------------------------------------|-----------------------------------|-----|------|
| t <sub>icf</sub>      | I <sup>2</sup> C input fall time                        |                                          | 20 × (V <sub>DD</sub> /<br>5.5 V) | 300 | ns   |
| t <sub>ocf</sub>      | I <sup>2</sup> C output fall time                       | 10-pF to 400-pF bus                      | 20 × (V <sub>DD</sub> /<br>5.5 V) | 300 | ns   |
| t <sub>buf</sub>      | I <sup>2</sup> C bus free time between stop and sta     | rt                                       | 1.3                               |     | μs   |
| t <sub>sts</sub>      | I <sup>2</sup> C start or repeated start condition set  | 0.6                                      |                                   | μs  |      |
| t <sub>sth</sub>      | I <sup>2</sup> C start or repeated start condition hole | d                                        | 0.6                               |     | μs   |
| t <sub>sps</sub>      | I <sup>2</sup> C stop condition setup                   |                                          | 0.6                               |     | μs   |
| t <sub>vd(data)</sub> | Valid data time                                         | SCL low to SDA output valid              |                                   | 0.9 | ns   |
| t <sub>vd(ack)</sub>  | Valid data time of ACK condition                        | ACK signal from SCL low to SDA (out) low |                                   | 0.9 | μs   |
| C <sub>b</sub>        | I <sup>2</sup> C bus capacitive load                    |                                          |                                   | 400 | pF   |

# 6.7 Switching Characteristics

over operating free-air temperature range (unless otherwise noted) (see Figure 20 and Figure 21)

|                 | PARAMETER                  | FROM<br>(INPUT) | TO<br>(OUTPUT) | MIN MAX | UNIT |
|-----------------|----------------------------|-----------------|----------------|---------|------|
| STAN            | IDARD and FAST MODE        |                 |                |         |      |
| t <sub>i∨</sub> | Interrupt valid time       | P port          | INT            | 4       | μs   |
| t <sub>ir</sub> | Interrupt reset delay time | SCL             | INT            | 4       | μs   |
| t <sub>pv</sub> | Output data valid          | SCL             | P7–P0          | 350     | ns   |
| t <sub>ps</sub> | Input data setup time      | P port          | SCL            | 100     | ns   |
| t <sub>ph</sub> | Input data hold time       | P port          | SCL            | 1       | μs   |



# 6.8 Typical Characteristics

 $T_A = 25^{\circ}C$  (unless otherwise noted)





0.7

85

0.7

D013

D011

# Typical Characteristics (continued)

 $T_A = 25^{\circ}C$  (unless otherwise noted)



Different Temperature (T<sub>A</sub>) for  $V_{CC} = 1.65$  V



### **Typical Characteristics (continued)**

 $T_A = 25^{\circ}C$  (unless otherwise noted)





Figure 14. I/O Source Current vs Output High Voltage for Different Temperature ( $T_A$ ) for V<sub>CC</sub> = 3.3 V



Figure 16. I/O Source Current vs Output High Voltage for Different Temperature ( $T_A$ ) for V<sub>CC</sub> = 5.5 V



0.6 V)

TEXAS INSTRUMENTS

www.ti.com.cn

### 7 Parameter Measurement Information



#### SDA LOAD CONFIGURATION



- A. C<sub>L</sub> includes probe and jig capacitance.
- B. All inputs are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz, Z<sub>O</sub> = 50  $\Omega$ , t<sub>r</sub>/t<sub>f</sub>  $\leq$  30 ns.

2, 3

C. All parameters and waveforms are not applicable to all devices.

#### Figure 19. I<sup>2</sup>C Interface Load Circuit and Voltage Waveforms

P-port data







- A.  $C_L$  includes probe and jig capacitance.
- B. All inputs are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz, Z<sub>0</sub> = 50  $\Omega$ , t<sub>r</sub>/t<sub>f</sub>  $\leq$  30 ns.
- C. All parameters and waveforms are not applicable to all devices.

#### Figure 20. Interrupt Load Circuit and Voltage Waveforms

#### TEXAS INSTRUMENTS

www.ti.com.cn

#### **Parameter Measurement Information (continued)**





READ MODE  $(R/\overline{W} = 1)$ 

- A. C<sub>L</sub> includes probe and jig capacitance.
- B.  $t_{pv}$  is measured from 0.7 x V<sub>CC</sub> on SCL to 50% I/O (Pn) output.
- C. All inputs are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz, Z<sub>0</sub> = 50  $\Omega$ , t<sub>r</sub>/t<sub>f</sub>  $\leq$  30 ns.
- D. The outputs are measured one at a time, with one transition per measurement.
- E. All parameters and waveforms are not applicable to all devices.

#### Figure 21. P-Port Load Circuit and Voltage Waveforms



### 8 Detailed Description

#### 8.1 Overview

The TCA9534A is an 8-bit I/O expander for the two-line bidirectional bus (I<sup>2</sup>C) is designed for 1.65-V to 5.5-V  $V_{CC}$  operation. It provides general-purpose remote I/O expansion for most micro-controller families via the I<sup>2</sup>C interface (serial clock, SCL, and serial data, SDA, pins).

The TCA9534A open-drain interrupt ( $\overline{INT}$ ) output is activated when any input state differs from its corresponding Input Port register state and is used to indicate to the system master that an input state has changed. The INT pin can be connected to the interrupt input of a micro-controller. By sending an interrupt signal on this line, the remote I/O can inform the micro-controller if there is incoming data on its ports without having to communicate via the I<sup>2</sup>C bus. Thus, the TCA9534A can remain a simple slave device. The device outputs (latched) have highcurrent drive capability for directly driving LEDs.

Three hardware pins (A0, A1, and A2) are used to program and vary the fixed  $I^2C$  slave address and allow up to eight devices to share the same  $I^2C$  bus or SMBus.

The system master can reset the TCA9534A in the event of a timeout or other improper operation by cycling the power supply and causing a power-on reset (POR). A reset puts the registers in their default state and initializes the  $I^2C$  /SMBus state machine.

The TCA9534A consists of one 8-bit Configuration (input or output selection), Input Port, Output Port, and Polarity Inversion (active high or active low) registers. At power on, the I/Os are configured as inputs. However, the system master can enable the I/Os as either inputs or outputs by writing to the I/O configuration bits. The data for each input or output is kept in the corresponding Input Port or Output Port register. The polarity of the Input Port register can be inverted with the Polarity Inversion register. All registers can be read by the system master.

The TCA9534A is identical to the TCA9554 except for the removal of the internal I/O pull-up resistors, which greatly reduces power consumption when the I/Os are held LOW.



#### TCA9534A ZHCSCR9C-SEPTEMBER 2014-REVISED FEBRUARY 2017

www.ti.com.cn

### 8.2 Functional Block Diagram



Pin numbers shown are for the PW package.

Figure 22. Functional Block Diagram



At power-on reset, all registers return to default values.





#### 8.3 Feature Description

TCA9534A

When an I/O is configured as an input, FETs Q1 and Q2 are off, creating a high-impedance input. The input voltage may be raised above  $V_{CC}$  to a maximum of 5.5 V.

If the I/O is configured as an output, Q1 or Q2 is enabled depending on the state of the output port register. In this case, there are low impedance paths between the I/O pin and either  $V_{CC}$  or GND. The external voltage applied to this I/O pin must not exceed the recommended levels for proper operation.

### 8.3.2 Interrupt Output (INT)

An interrupt is generated by any rising or falling edge of the port inputs in the input mode. After time,  $t_{iv}$ , the signal INT is valid. Resetting the interrupt circuit is achieved when data on the port is changed to the original setting or data is read from the port that generated the interrupt. Resetting occurs in the read mode at the acknowledge (ACK) bit after the rising edge of the SCL signal. Note that the INT is reset at the ACK just before the byte of changed data is sent. Interrupts that occur during the ACK clock pulse can be lost (or be very short) because of the resetting of the interrupt during this pulse. Each change of the I/Os after resetting is detected and is transmitted as INT.

Reading from or writing to another device does not affect the interrupt circuit, and a pin configured as an output cannot cause an interrupt. Changing an I/O from an output to an input may cause a false interrupt to occur if the state of the pin does not match the contents of the Input Port register.

The  $\overline{INT}$  output has an open-drain structure and requires pull-up resistor to V<sub>CC</sub>.

#### 8.4 Device Functional Modes

#### 8.4.1 Power-On Reset

When power (from 0 V) is applied to VCC, an internal power-on reset holds the TCA9534A in a reset condition until  $V_{CC}$  has reached  $V_{PORR}$ . At that point, the reset condition is released and the TCA9534A registers and SMBus/I<sup>2</sup>C state machine initialize to their default states. After that,  $V_{CC}$  must be lowered to below  $V_{PORF}$  and then back up to the operating voltage for a power-on reset cycle.

#### 8.5 Programming

#### 8.5.1 I<sup>2</sup>C Interface

The TCA9534A has a standard bidirectional  $I^2C$  interface that is controlled by a master device in order to be configured or read the status of this device. Each slave on the  $I^2C$  bus has a specific device address to differentiate between other slave devices that are on the same  $I^2C$  bus. Many slave devices require configuration upon startup to set the behavior of the device. This is typically done when the master accesses internal register maps of the slave, which have unique register addresses. A device can have one or multiple registers where data is stored, written, or read. For more information see the *Understanding the I<sup>2</sup>C Bus* application report.

The physical I<sup>2</sup>C interface consists of the serial clock (SCL) and serial data (SDA) lines. Both SDA and SCL lines must be connected to  $V_{CC}$  through a pull-up resistor. The size of the pull-up resistor is determined by the amount of capacitance on the I<sup>2</sup>C lines. For further details, see the *P*C *Pull-up Resistor Calculation* application report. Data transfer may be initiated only when the bus is idle. A bus is considered idle if both SDA and SCL lines are high after a STOP condition.

Figure 24 and Figure 25 show the general procedure for a master to access a slave device:

- 1. If a master wants to send data to a slave:
  - Master-transmitter sends a START condition and addresses the slave-receiver.
  - Master-transmitter sends data to slave-receiver.
  - Master-transmitter terminates the transfer with a STOP condition.
- 2. If a master wants to receive or read data from a slave:
  - Master-receiver sends a START condition and addresses the slave-transmitter.
  - Master-receiver sends the requested register to read to slave-transmitter.
  - Master-receiver receives data from the slave-transmitter.

# **Programming (continued)**

- Master-receiver terminates the transfer with a STOP condition.



Figure 24. Definition of Start and Stop Conditions



Table 1 shows the TCA9534A interface definition.

Table 1. Interface Definition Table

| BYTE                           |         |    |    | В  | IT |    |    |         |
|--------------------------------|---------|----|----|----|----|----|----|---------|
| DIIC                           | 7 (MSB) | 6  | 5  | 4  | 3  | 2  | 1  | 0 (LSB) |
| I <sup>2</sup> C slave address | L       | Н  | Н  | Н  | A2 | A1 | A0 | R/W     |
| Px I/O data bus                | P7      | P6 | P5 | P4 | P3 | P2 | P1 | P0      |



#### 8.6 Register Maps

#### 8.6.1 Device Address

Figure 26 shows the address byte of the TCA9534A.



#### Figure 26. TCA9534A Address

Table 2 shows the TCA9534A address reference.

|    | INPUTS |    | I <sup>2</sup> C BUS SLAVE ADDRESS |
|----|--------|----|------------------------------------|
| A2 | A1     | A0 | TC BUS SLAVE ADDRESS               |
| L  | L      | L  | 56 (decimal), 38 (hexadecimal)     |
| L  | L      | Н  | 57 (decimal), 39 (hexadecimal)     |
| L  | н      | L  | 58 (decimal), 3A (hexadecimal)     |
| L  | Н      | Н  | 59 (decimal), 3B (hexadecimal)     |
| Н  | L      | L  | 60 (decimal), 3C (hexadecimal)     |
| Н  | L      | Н  | 61 (decimal), 3D (hexadecimal)     |
| Н  | Н      | L  | 62 (decimal), 3E (hexadecimal)     |
| Н  | Н      | Н  | 63 (decimal), 3F (hexadecimal)     |

#### **Table 2. Address Reference**

The last bit of the slave address defines the operation (read or write) to be performed. When it is high (1), a read is selected, while a low (0) selects a write operation.

#### 8.6.2 Control Register and Command Byte

Following the successful Acknowledgment of the address byte, the bus master sends a command byte that is stored in the control register in the TCA9534A (see Figure 27). Two bits of this command byte state the operation (read or write) and the internal register (input, output, polarity inversion or configuration) that is affected. This register can be written or read through the I<sup>2</sup>C bus. The command byte is sent only during a write transmission.

Once a command byte has been sent, the register that was addressed continues to be accessed by reads until a new command byte has been sent.

Figure 27. Control Register Bits

Table 3 shows the TCA9534A command byte.

| CONTROL REG | ISTER BITS | COMMAND BYTE | REGISTER           | PROTOCOL        | POWER-UP DEFAULT |  |
|-------------|------------|--------------|--------------------|-----------------|------------------|--|
| B1          | B0         | (HEX)        | REGISTER           | PROTOCOL        | FOWER-OF DEFAULT |  |
| 0           | 0          | 0×00         | Input Port         | Read byte       | XXXX XXXX        |  |
| 0           | 1          | 0×01         | Output Port        | Read/write byte | 1111 1111        |  |
| 1           | 0          | 0×02         | Polarity Inversion | Read/write byte | 0000 0000        |  |
| 1           | 1          | 0×03         | Configuration      | Read/write byte | 1111 1111        |  |

Table 3. Command Byte Table



#### 8.6.3 Register Descriptions

The Input Port register (register 0) reflects the incoming logic levels of the pins, regardless of whether the pin is defined as an input or an output by the Configuration register. It only acts on read operation. Writes to these registers have no effect. The default value, X, is determined by the externally applied logic level. See Table 4.

Before a read operation, a write transmission is sent with the command byte to indicate to the I<sup>2</sup>C device that the Input Port register is accessed next.

| Table 4 | I. Regist | er 0 (Inp | ut Port I | Register | ) Table |  |
|---------|-----------|-----------|-----------|----------|---------|--|
|         |           |           |           |          |         |  |

| BIT     | 17 | 16 | 15 | 14 | 13 | 12 | l1 | 10 |
|---------|----|----|----|----|----|----|----|----|
| DEFAULT | Х  | Х  | Х  | Х  | Х  | Х  | Х  | Х  |

The Output Port register (register 1) shows the outgoing logic levels of the pins defined as outputs by the Configuration register. Bit values in this register have no effect on pins defined as inputs. In turn, reads from this register reflect the value that is in the flip-flop controlling the output selection, not the actual pin value. See Table 5.

| Table 5. Register 1 (Output Port Register) Table | Table 5. | <b>Register 1</b> | (Output | Port Register | ) Table |
|--------------------------------------------------|----------|-------------------|---------|---------------|---------|
|--------------------------------------------------|----------|-------------------|---------|---------------|---------|

| BIT     | 07 | O6 | O5 | O4 | O3 | O2 | 01 | O0 |
|---------|----|----|----|----|----|----|----|----|
| DEFAULT | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  |

The Polarity Inversion register (register 2) allows polarity inversion of pins defined as inputs by the Configuration register. If a bit in this register is set (written with 1), the corresponding port pin polarity is inverted. If a bit in this register is cleared (written with a 0), the corresponding port pin original polarity is retained. See Table 6.

#### Table 6. Register 2 (Polarity Inversion Register) Table

| BIT     | N7 | N6 | N5 | N4 | N3 | N2 | N1 | N0 |
|---------|----|----|----|----|----|----|----|----|
| DEFAULT | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |

The Configuration register (register 3) configures the directions of the I/O pins. If a bit in this register is set to 1, the corresponding port pin is enabled as an input with a high-impedance output driver. If a bit in this register is cleared to 0, the corresponding port pin is enabled as an output. See Table 7.

| BIT     | C7 | C6 | C5 | C4 | C3 | C2 | C1 | C0 |
|---------|----|----|----|----|----|----|----|----|
| DEFAULT | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  |

#### Table 7. Register 3 (Configuration Register) Table



#### TCA9534A ZHCSCR9C-SEPTEMBER 2014-REVISED FEBRUARY 2017

#### www.ti.com.cn

#### 8.6.3.1 Bus Transactions

Data is exchanged between the master and the TCA9534A through write and read commands.

#### 8.6.3.1.1 Writes

To write on the I<sup>2</sup>C <u>bus</u>, the master sends a START condition on the bus with the address of the slave, as well as the last bit (the R/W bit) set to 0, which signifies a write. After the slave sends the acknowledge bit, the master then sends the register address of the register to which it wishes to write. The slave acknowledges again, letting the master know it is ready. After this, the master starts sending the register data to the slave until the master has sent all the data necessary (which is sometimes only a single byte), and the master terminates the transmission with a STOP condition.

See Table 3 to see list of the internal registers and a description of each one.

Figure 28 shows an example of writing a single byte to a slave register.

Master controls SDA line

Slave controls SDA line

### Write to one register in a device



Figure 28. Write to Register

Figure 29 shows an example of writing to the output port register.



#### Figure 29. Write to Output Port Register

Figure 30 shows an example of writing to the configuration or polarity inversion registers.



Figure 30. Write to Configuration or Polarity Inversion Registers

#### 8.6.3.1.2 Reads

Master controls SDA line

Reading from a slave is very similar to writing, but requires some additional steps. In order to read from a slave, the master must first instruct the slave which register it wishes to read from. This is done by the master starting off the transmission in a similar fashion as the write, by sending the address with the R/W bit equal to 0 (signifying a write), followed by the register address it wishes to read from. When the slave acknowledges this register address, the master sends a START condition again, followed by the slave address with the R/W bit set to 1 (signifying a read). This time, the slave acknowledges the read request, and the master releases the SDA bus but continues supplying the clock to the slave. During this part of the transaction, the master becomes the master-receiver, and the slave becomes the slave-transmitter.

The master continues to send out the clock pulses, but releases the SDA line so that the slave can transmit data. At the end of every byte of data, the master sends an ACK to the slave, letting the slave know that it is ready for more data. When the master has received the number of bytes it is expecting, it sends a NACK, signaling to the slave to halt communications and release the bus. The master follows this up with a STOP condition.

See Table 3 for the list of the internal registers and a description of each one.

If a read is requested by the master after a POR without first setting the command byte via a write, the device will NACK until a command byte-register address is set as described above.

Figure 31 shows an example of reading a single byte from a slave register.



Figure 31. Read From Register

Data is clocked into the register on the rising edge of the ACK clock pulse. There is no limitation on the number of data bytes received in one read transmission, but when the final byte is received, the bus master must not acknowledge the data. See Figure 32.





- A. This figure assumes the command byte has previously been programmed with 00h.
- B. Transfer of data can be stopped at any moment by a Stop condition.
- C. This figure eliminates the command byte transfer, a restart, and slave address call between the initial slave address call and actual data transfer from the P port. See the *Reads* section for these details.

Figure 32. Read From Input Port Register

Texas Instruments

www.ti.com.cn

### 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 9.1 Application Information

Figure 33 shows an application in which the TCA9534A can be used.

IO Expanders such as the TCA9534A are commonly used to obtain more general purpose I/Os. There are many common uses for these additionial I/Os:

- · Inputs from other ICs, such as interrupt signals from sensors
- Inputs from physical buttons (for detecting button presses)
- Outputs to control RESET or ENABLE signals on other ICs
- Outputs for controlling LEDs for visual feedback to a user

### 9.2 Typical Application





#### **Typical Application (continued)**

#### 9.2.1 Design Requirements

#### 9.2.1.1 Calculating Junction Temperature and Power Dissipation

When designing with the TCA9534A, it is important that the *Recommended Operating Conditions* not be violated. Many of the parameters of this device are rated based on junction temperature. So junction temperature must be calculated in order to verify that safe operation of the device is met. The basic equation for junction temperature is shown in Equation 1.

$$\mathsf{T}_{\mathsf{j}} = \mathsf{T}_{\mathsf{A}} + \left(\theta_{\mathsf{J}\mathsf{A}} \times \mathsf{P}_{\mathsf{d}}\right) \tag{1}$$

 $\theta_{JA}$  is the standard junction to ambient thermal resistance measurement of the package, as seen in *Thermal Information* table. P<sub>d</sub> is the total power dissipation of the device, and the approximation is shown in Equation 2.

$$P_{d} \approx \left(I_{CC\_STATIC} \times V_{CC}\right) + \sum P_{d\_PORT\_L} + \sum P_{d\_PORT\_H}$$
(2)

Equation 2 is the approximation of power dissipation in the device. The equation is the static power plus the summation of power dissipated by each port (with a different equation based on if the port is outputting high, or outputting low. If the port is set as an input, then power dissipation is the input leakage of the pin multiplied by the voltage on the pin). Note that this ignores power dissipation in the INT and SDA pins, assuming these transients to be small. They can easily be included in the power dissipation calculation by using Equation 3 to calculate the power dissipation in INT or SDA while they are pulling low, and this gives maximum power dissipation.

$$P_{d\_PORT\_L} = (I_{OL} \times V_{OL})$$
(3)

Equation 3 shows the power dissipation for a single port which is set to output low. The power dissipated by the port is the  $V_{OL}$  of the port multiplied by the current it is sinking.

$$P_{d_{PORT}_{H}} = \left( I_{OH} \times \left( V_{CC} - V_{OH} \right) \right)$$

Equation 4 shows the power dissipation for a single port which is set to output high. The power dissipated by the port is the current sourced by the port multiplied by the voltage drop across the device (difference between  $V_{CC}$  and the output voltage).

#### 9.2.1.2 Minimizing I<sub>CC</sub> When I/Os Control LEDs

When the I/Os are used to control LEDs, normally they are connected to  $V_{CC}$  through a resistor as shown in Figure 33. For a P-port configured as an input,  $I_{CC}$  increases as  $V_I$  becomes lower than  $V_{CC}$ . The LED is a diode, with threshold voltage  $V_T$ , and when a P-port is configured as an input the LED is off but  $V_I$  is a  $V_T$  drop below  $V_{CC}$ .

For battery-powered applications, it is essential that the voltage of P-ports controlling LEDs is greater than or equal to  $V_{CC}$  when the P-ports are configured as input to minimize current consumption. Figure 34 shows a high-value resistor in parallel with the LED. Figure 35 shows  $V_{CC}$  less than the LED supply voltage by at least  $V_T$ . Both of these methods maintain the I/O  $V_I$  at or above  $V_{CC}$  and prevents additional supply current consumption when the P-port is configured as an input and the LED is off.



Figure 34. High-Value Resistor in Parallel With LED

ZHCSCR9C-SEPTEMBER 2014-REVISED FEBRUARY 2017

TCA9534A

(4)



# Typical Application (continued)



Figure 35. Device Supplied by a Lower Voltage

### 9.2.2 Detailed Design Procedure

The pull-up resistors, R<sub>P</sub>, for the SCL and SDA lines need to be selected appropriately and take into consideration the total capacitance of all slaves on the l<sup>2</sup>C bus. The minimum pull-up resistance is a function of  $V_{CC}$ ,  $V_{OL.(max)}$ , and  $I_{OL}$  as shown in Equation 5.

$$R_{p(min)} = \frac{V_{CC} - V_{OL(max)}}{I_{OL}}$$
(5)

The maximum pull-up resistance is a function of the maximum rise time,  $t_r$  (300 ns for fast-mode operation,  $f_{SCL}$  = 400 kHz) and bus capacitance,  $C_b$  as shown in Equation 6.

$$\mathsf{R}_{\mathsf{p}(\mathsf{max})} = \frac{\mathsf{t}_{\mathsf{r}}}{0.8473 \times \mathsf{C}_{\mathsf{b}}} \tag{6}$$

The maximum bus capacitance for an  $I^2C$  bus must not exceed 400 pF for standard-mode or fast-mode operation. The bus capacitance can be approximated by adding the capacitance of the TCA9534A, C<sub>i</sub> for SCL or C<sub>io</sub> for SDA, the capacitance of wires, connections, traces, and the capacitance of additional slaves on the bus.

#### 9.2.3 Application Curves





### 10 Power Supply Recommendations

#### **10.1** Power-On Reset Requirements

In the event of a glitch or data corruption, the TCA9534A can be reset to its default conditions by using the power-on reset feature. Power-on reset requires that the device go through a power cycle to be completely reset. This reset also happens when the device is powered on for the first time in an application.

The two types of power-on reset are shown in and Figure 38.



Figure 38. V<sub>CC</sub> is Lowered Below the POR Threshold, then Ramped Back Up to V<sub>CC</sub>

Table 8 specifies the performance of the power-on reset feature for the TCA9534A for both types of power-on reset.

|                     | PARAMETER                                                                                                         |               |     |      |    |  |  |  |  |
|---------------------|-------------------------------------------------------------------------------------------------------------------|---------------|-----|------|----|--|--|--|--|
| V <sub>CC_FT</sub>  | Fall rate                                                                                                         | See Figure 38 | 1   | 2000 | ms |  |  |  |  |
| V <sub>CC_RT</sub>  | Rise rate                                                                                                         | See Figure 38 | 0.1 | 2000 | ms |  |  |  |  |
| V <sub>CC_TRR</sub> | Time to re-ramp (when $V_{CC}$ drops to $V_{POR\_MIN}$ – 50 mV or when $V_{CC}$ drops to GND)                     | See Figure 38 | 1   |      | μS |  |  |  |  |
| V <sub>CC_GH</sub>  | Level that $V_{CCP}$ can glitch down to, but not cause a functional disruption when $V_{CCX\_GW}$ = 1 $\mu s$     | See Figure 39 |     | 1.2  | V  |  |  |  |  |
| V <sub>CC_MV</sub>  | The minimum voltage that $V_{CC}$ can glitch down to without causing a reset ( $V_{CC\_GH}$ must not be violated) | See Figure 39 | 1.5 |      | V  |  |  |  |  |
| V <sub>CC_GW</sub>  | Glitch width that does not cause a functional disruption when $V_{CCX\_GH}$ = 0.5 × $V_{CCx}$                     | See Figure 39 |     | 10   | μS |  |  |  |  |

#### Table 8. Recommended Supply Sequencing and Ramp Rates<sup>(1)</sup>

(1) All supply sequencing and ramp rate values are measured at  $T_A = 25^{\circ}C$ 

Glitches in the power supply can also affect the power-on reset performance of this device. The glitch width  $(V_{CC\_GW})$  and height  $(V_{CC\_GH})$  are dependent on each other. The bypass capacitance, source impedance, and device impedance are factors that affect power-on reset performance. Figure 39 and Table 8 provide more information on how to measure these specifications.



Figure 39. Glitch Width and Glitch Height



 $V_{POR}$  is critical to the power-on reset.  $V_{POR}$  is the voltage level at which the reset condition is released and all the registers and the I<sup>2</sup>C/SMBus state machine are initialized to their default states. The value of  $V_{POR}$  differs based on the  $V_{CC}$  being lowered to or from 0. Figure 40 and Table 8 provide more details on this specification.



Figure 40. V<sub>POR</sub>



# 11 Layout

#### 11.1 Layout Guidelines

For printed circuit board (PCB) layout of the TCA9534A, common PCB layout practices must be followed but additional concerns related to high-speed data transfer such as matched impedances and differential pairs are not a concern for I<sup>2</sup>C signal speeds.

In all PCB layouts, it is a best practice to avoid right angles in signal traces, to fan out signal traces away from each other upon leaving the vicinity of an integrated circuit (IC), and to use thicker trace widths to carry higher amounts of current that commonly pass through power and ground traces. By-pass and de-coupling capacitors are commonly used to control the voltage on the VCC pin, using a larger capacitor to provide additional power in the event of a short power supply glitch and a smaller capacitor to filter out high-frequency ripple. These capacitors must be placed as close to the TCA9534A as possible. These best practices are shown in Figure 41.

For the layout example provided in Figure 41, it is possible to fabricate a PCB with only 2 layers by using the top layer for signal routing and the bottom layer as a split plane for power ( $V_{CC}$ ) and ground (GND). However, a 4 layer board is preferable for boards with higher density signal routing. On a 4 layer PCB, it is common to route signals on the top and bottom layer, dedicate one internal layer to a ground plane, and dedicate the other internal layer to a power plane. In a board layout using planes or split planes for power and ground, vias are placed directly next to the surface mount component pad which needs to attach to  $V_{CC}$  or GND and the via is connected electrically to the internal layer or the other side of the board. Vias are also used when a signal trace needs to be routed to the opposite side of the board, but this technique is not demonstrated in Figure 41.

#### 11.2 Layout Example





TCA9534A ZHCSCR9C-SEPTEMBER 2014-REVISED FEBRUARY 2017 Texas Instruments

www.ti.com.cn

# 12 器件和文档支持

### 12.1 相关文档

请参阅如下相关文档:

- 《I2C 总线上拉电阻器计算》
- 《I2C 总线在采用中继器时的最高时钟频率》
- 《逻辑器件简介》
- 《理解 I2C 总线》
- 《IO 扩展器 EVM 用户指南》
- 《为新设计挑选合适的 I2C 器件》

### 12.2 接收文档更新通知

如需接收文档更新通知,请访问 ti.com 上的器件产品文件夹。单击右上角的通知我 进行注册,即可每周接收产品 信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。

#### 12.3 社区资源

下列链接提供到 TI 社区资源的连接。链接的内容由各个分销商"按照原样"提供。这些内容并不构成 TI 技术规范, 并且不一定反映 TI 的观点;请参阅 TI 的 《使用条款》。

TI E2E™ 在线社区 TI 的工程师对工程师 (E2E) 社区。此社区的创建目的在于促进工程师之间的协作。在 e2e.ti.com 中,您可以咨询问题、分享知识、拓展思路并与同行工程师一道帮助解决问题。

设计支持 **71 参考设计支持** 可帮助您快速查找有帮助的 E2E 论坛、设计支持工具以及技术支持的联系信息。

#### 12.4 商标

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### 12.5 静电放电警告



ESD 可能会损坏该集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理措施和安装程序,可能会损坏集成电路。

ESD 的损坏小至导致微小的性能降级,大至整个器件故障。精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可能会导致器件与其发布的规格不相符。

#### 12.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

### 13 机械、封装和可订购信息

以下页面包含机械、封装和可订购信息。这些信息是指定器件的最新可用数据。数据如有变更,恕不另行通知和修 订此文档。如欲获取此产品说明书的浏览器版本,请参阅左侧的导航。



10-Dec-2020

# PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|-------------------------------|--------------------|--------------|-------------------------|---------|
|                  |               |              |                    |      |                |                 | (6)                           |                    |              |                         |         |
| TCA9534ADWR      | ACTIVE        | SOIC         | DW                 | 16   | 2000           | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | TCA9534A                | Samples |
| TCA9534ADWT      | ACTIVE        | SOIC         | DW                 | 16   | 250            | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | TCA9534A                | Samples |
| TCA9534APWR      | ACTIVE        | TSSOP        | PW                 | 16   | 2000           | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | PW534A                  | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



www.ti.com

# PACKAGE OPTION ADDENDUM

10-Dec-2020

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

www.ti.com

Texas

STRUMENTS

### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *A | l dimensions are nominal |       |                    |    |      |                          |                          |            |            |            |            |           |                  |
|----|--------------------------|-------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
|    | Device                   | •     | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|    | TCA9534ADWR              | SOIC  | DW                 | 16 | 2000 | 330.0                    | 16.4                     | 10.75      | 10.7       | 2.7        | 12.0       | 16.0      | Q1               |
|    | TCA9534APWR              | TSSOP | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |



www.ti.com

# PACKAGE MATERIALS INFORMATION

23-May-2023



\*All dimensions are nominal

| Device      | Package Type | e Package Drawing |    | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|-------------|--------------|-------------------|----|------|-------------|------------|-------------|--|
| TCA9534ADWR | SOIC         | DW                | 16 | 2000 | 350.0       | 350.0      | 43.0        |  |
| TCA9534APWR | TSSOP        | PW                | 16 | 2000 | 356.0       | 356.0      | 35.0        |  |

# **PW0016A**



# **PACKAGE OUTLINE**

# TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



# PW0016A

# **EXAMPLE BOARD LAYOUT**

# TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# PW0016A

# **EXAMPLE STENCIL DESIGN**

# TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

9. Board assembly site may have different recommendations for stencil design.



<sup>8.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

# **DW 16**

# **GENERIC PACKAGE VIEW**

# SOIC - 2.65 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT

7.5 x 10.3, 1.27 mm pitch

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





# **DW0016A**



# **PACKAGE OUTLINE**

SOIC - 2.65 mm max height

SOIC



#### NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  This drawing is subject to change without notice.
  This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm, per side.
- 5. Reference JEDEC registration MS-013.



# DW0016A

# **EXAMPLE BOARD LAYOUT**

# SOIC - 2.65 mm max height

SOIC



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# DW0016A

# **EXAMPLE STENCIL DESIGN**

# SOIC - 2.65 mm max height

SOIC



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



#### 重要声明和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源, 不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担 保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验 证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。 您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成 本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023,德州仪器 (TI) 公司