









TLC5954 48 通道,恒定电流发光二极管 (LED) 驱动器 具有全局亮度控制,LED 开短路检测和省电模式

#### 特性 1

- 48 个恒定灌电流输出通道 具有开关控制功能
- 电流能力:
  - 32 通道为 34.9mA
  - 16 通道为 24.4mA
- 没有针对电流设置的外部电阻器
- 最大电流控制 (MC): 3 位 (8 个步长)
- 针对每个色彩组的全局亮度控制 (BC): 7 位(128 个步长),3组
- LED 电源电压: 高达 10V
- VCC = 3.0V 至 3.6V
- 恒定电流精度:
  - 通道到通道 = ±1% (典型值), ±3% (最大 值)
  - 器件到器件 = ±2% (典型值), ±4% (最大 值)
- 数据传输速率: 30MHz
- 消隐脉冲持续时间: 40ns (最小值)
- LED 开路检测 (LOD)
- LED 短路检测 (LSD)
- 省电模式 (PSM): 流耗 7µA, 高速恢复
- 欠压闭锁设置缺省数据
- 延迟开关最大限度地减少涌入电流 .
- 工作温度范围: -40°C 至 +85°C

## 2 应用范围

- LED 视频显示屏 ٠
- 可变消息标志 (VMS)

Tools &

Software

照明 •

### 3 说明

TLC5954 是一款 48 通道,恒定灌电流 LED 驱动器。 可通过向内部寄存器写入数据来打开或关闭每条通道。 输出通道 (OUTXn) 被分为三组,每组 16 条通道。 每 个通道组(R,G和B)具有128步长全局亮度控制 (BC) 功能。所有 48 个通道的最大电流值可由 8 步长 最大电流控制 (MC) 功能进行设置。 此器件具有两个 错误标志: LED 开路检测 (LOD) 和 LED 短路检测 (LSD)。错误标志可由串行接口端口读取。此器件还 有一个省电模式,此模式在所有输出关闭时将总流耗设 定为 7µA(典型值)。

器件信息(1)

| 器件名称    | 封装                       | 封装尺寸      |  |  |  |
|---------|--------------------------|-----------|--|--|--|
| TLC5954 | 超薄四方扁平无引线<br>(VQFN) (56) | 8mm x 8mm |  |  |  |

(1) 要了解所有可用封装,请见数据表末尾的可订购产品附录。







TLC5954

www.ti.com.cn

# 目录

| 1 | 特性   |                                           |  |  |  |  |  |  |  |
|---|------|-------------------------------------------|--|--|--|--|--|--|--|
| 2 | 应用   | 范围1                                       |  |  |  |  |  |  |  |
| 3 | 说明   | 1                                         |  |  |  |  |  |  |  |
| 4 | 修订   | 修订历史记录 2                                  |  |  |  |  |  |  |  |
| 5 | Pin  | Configuration and Functions 3             |  |  |  |  |  |  |  |
| 6 | Spe  | cifications4                              |  |  |  |  |  |  |  |
|   | 6.1  | Absolute Maximum Ratings 4                |  |  |  |  |  |  |  |
|   | 6.2  | Handling Ratings5                         |  |  |  |  |  |  |  |
|   | 6.3  | Recommended Operating Conditions 5        |  |  |  |  |  |  |  |
|   | 6.4  | Thermal Information 6                     |  |  |  |  |  |  |  |
|   | 6.5  | Electrical Characteristics 6              |  |  |  |  |  |  |  |
|   | 6.6  | Switching Characteristics 7               |  |  |  |  |  |  |  |
|   | 6.7  | Typical Characteristics 8                 |  |  |  |  |  |  |  |
| 7 | Para | ameter Measurement Information 11         |  |  |  |  |  |  |  |
|   | 7.1  | Pin Equivalent Input and Output Schematic |  |  |  |  |  |  |  |
|   |      | Diagrams 11                               |  |  |  |  |  |  |  |
|   | 7.2  | Test Circuits 11                          |  |  |  |  |  |  |  |
|   | 7.3  | Timing Diagrams 12                        |  |  |  |  |  |  |  |
| 8 | Deta | ailed Description 16                      |  |  |  |  |  |  |  |

|    | 8.1  | Overview                        | . 16 |
|----|------|---------------------------------|------|
|    | 8.2  | Functional Block Diagram        | . 17 |
|    | 8.3  | Feature Description             | . 18 |
|    | 8.4  | Device Functional Modes         | . 23 |
|    | 8.5  | Register Maps                   | . 27 |
| 9  | App  | lications and Implementation    | 33   |
|    | 9.1  | Application Information         | . 33 |
|    | 9.2  | Typical Application             | . 33 |
| 10 | Pow  | ver Supply Recommendations      | 36   |
| 11 | Laye | out                             | 36   |
|    | 11.1 | Layout Guidelines               | . 36 |
|    | 11.2 | Layout Example                  | . 37 |
| 12 | 器件   | 和文档支持                           | 38   |
|    | 12.1 | 器件支持                            | . 38 |
|    | 12.2 | 文档支持                            | . 38 |
|    | 12.3 | Trademarks                      | 38   |
|    | 12.4 | Electrostatic Discharge Caution | . 38 |
|    | 12.5 | Glossary                        | . 38 |
| 13 | 机械   | 封装和可订购信息                        | 38   |
|    |      |                                 |      |

# 4 修订历史记录

| 日期         | 修订版本 | 注释    |
|------------|------|-------|
| 2014 年 4 月 | *    | 最初发布。 |





### 5 Pin Configuration and Functions



TLC5954 ZHCSCD0-APRIL 2014 Texas Instruments

www.ti.com.cn

#### **Pin Functions**

| PIN                |                                                                    |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|--------------------|--------------------------------------------------------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME               | NO.                                                                | I/O | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| GND                | 1, 56                                                              |     | Ground. All GND pins are connected internally.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| OUTR0 to<br>OUTR15 | 2, 5, 8, 11, 14, 17, 20,<br>23, 30, 33, 36, 39, 44,<br>47, 50, 53  | 0   | Red LED constant-current outputs (OUTR <i>n</i> ).<br>Multiple outputs can be tied together to increase the constant-current capability. Different voltages can be<br>applied to each output. These outputs are turned on or off by the BLANK signal and the data in the output on<br>or off control data latch.                                                                                                                                                                                                                                                                 |
| OUTG0 to<br>OUTG15 | 3, 6, 9, 12, 15, 18, 21,<br>24, 31, 34, 37, 40, 45,<br>48, 51, 54  | 0   | Green LED constant-current outputs (OUTG <i>n</i> ).<br>Multiple outputs can be tied together to increase the constant-current capability. Different voltages can be<br>applied to each output. These outputs are turned on or off by the BLANK signal and the data in the output on<br>or off control data latch.                                                                                                                                                                                                                                                               |
| OUTB0 to<br>OUTB15 | 4, 7, 10, 13, 16, 19, 22,<br>25, 32, 35, 38, 41, 46,<br>49, 52, 55 | 0   | Blue LED constant-current outputs (OUTB <i>n</i> ).<br>Multiple outputs can be tied together to increase the constant-current capability. Different voltages can be<br>applied to each output. These outputs are turned on or off by the BLANK signal and the data in the output on<br>or off control data latch.                                                                                                                                                                                                                                                                |
| SIN                | 26                                                                 | Ι   | Serial data input of the 49-bit common shift register, Schmitt buffer input.<br>When SIN is high, the LSB is set to 1 for only one SCLK input rising edge. If two SCLK rising edges are input<br>while SIN is high, then the 49-bit shift register LSB and LSB+1 are set to 1. When SIN is low, the LSB is set to<br>0 at the SCLK input rising edge.                                                                                                                                                                                                                            |
| LAT                | 27                                                                 | I   | Edge-triggered latch, Schmitt buffer input.<br>The LAT rising edge latches data from the common shift register either into the output on or off data latch or<br>the maximum current control (MC), brightness control (BC), or function control (FC) data latch. When the<br>common shift register data are latched into the on or off data latch, data in the common shift register are<br>simultaneously replaced with SID, which is selected by SIDLD. Refer to the <i>Output On or Off Data Latch</i> and<br><i>Status Information Data (SID)</i> sections for more details. |
| SCLK               | 28                                                                 | Ι   | Serial data shift clock, Schmitt buffer input.<br>Data present on SIN are shifted to the 49-bit common shift register LSB with the SCLK rising edge. Data in the<br>shift register are shifted towards the MSB at each SCLK rising edge. The common shift register MSB appears<br>on SOUT.                                                                                                                                                                                                                                                                                       |
| BLANK              | 29                                                                 | Ι   | Blank all outputs, Schmitt buffer input.<br>When BLANK is high, all constant-current outputs (OUTX <i>n</i> ) are forced off. When BLANK is low, all OUTX <i>n</i> are controlled by the on or off control data in the data latch.                                                                                                                                                                                                                                                                                                                                               |
| SOUT               | 42                                                                 | 0   | Serial data output of the 49-bit common shift register.<br>SOUT is connected to the MSB of the register. Data are clocked out at the SCLK rising edge.                                                                                                                                                                                                                                                                                                                                                                                                                           |
| VCC                | 43                                                                 | —   | Power-supply voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                    | Thermal pad                                                        | —   | Ground. The thermal pad must be connected to GND on the printed circuit board (PCB).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |

### 6 Specifications

### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                      |                                |                                                      | MIN  | MAX                   | UNIT |
|----------------------|--------------------------------|------------------------------------------------------|------|-----------------------|------|
| VCC                  | Supply voltage <sup>(2)</sup>  |                                                      | -0.3 | 4.0                   | V    |
| V <sub>IN</sub>      | Input voltage range            | SIN, SCLK, LAT, BLANK                                | -0.3 | V <sub>CC</sub> + 0.3 | V    |
|                      |                                | SOUT                                                 | -0.3 | V <sub>CC</sub> + 0.3 | V    |
| V <sub>OUT</sub>     | Output voltage range           | OUTR0 to OUTR15, OUTG0 to OUTG15,<br>OUTB0 to OUTB15 | -0.3 | 11                    | V    |
| T <sub>J</sub> (max) | Operating junction temperature |                                                      |      | 150                   | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods my affect device reliability.

(2) All voltages are with respect to device ground pin.



### 6.2 Handling Ratings

|                    |                          |                                                                                          | MIN  | MAX  | UNIT |
|--------------------|--------------------------|------------------------------------------------------------------------------------------|------|------|------|
| T <sub>stg</sub>   | Storage temperature rang | ge                                                                                       | -55  | 150  | °C   |
| N                  | Electrostatic discharge  | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup>              | -200 | 2000 | V    |
| V <sub>(ESD)</sub> |                          | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | -500 | 500  | V    |

JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
 JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

### 6.3 Recommended Operating Conditions

At  $T_A = -40^{\circ}$ C to +85°C, unless otherwise noted.

|                         | PARAMETER                            | TEST CONDITIONS                                                                              | MIN                 | NOM MAX             | UNIT |
|-------------------------|--------------------------------------|----------------------------------------------------------------------------------------------|---------------------|---------------------|------|
| DC CHARAC               | CTERISTICS (VCC = 3 V to 3.6 V)      |                                                                                              |                     |                     |      |
| V <sub>CC</sub>         | Supply voltage                       |                                                                                              | 3.0                 | 3.6                 | V    |
| Vo                      | Voltage applied to output            | OUTR0 to OUTR15, OUTG0 to OUTG15, OUTB0 to OUTB15                                            |                     | 10                  | V    |
| V <sub>IH</sub>         | High-level input voltage             | SIN, SCLK, LAT, BLANK                                                                        | $0.7 \times V_{CC}$ | V <sub>CC</sub>     | V    |
| V <sub>IL</sub>         | Low-level input voltage              | SIN, SCLK, LAT, BLANK                                                                        | GND                 | $0.3 \times V_{CC}$ | V    |
| I <sub>OH</sub>         | High-level output current            | SOUT                                                                                         |                     | -2                  | mA   |
| I <sub>OL</sub>         | Low-level output current             | SOUT                                                                                         |                     | 2                   | mA   |
| T <sub>A</sub>          | Operating free-air temperature range |                                                                                              | -40                 | +85                 | °C   |
| TJ                      | Operating junction temperature range |                                                                                              | -40                 | +125                | °C   |
| AC CHARAC               | CTERISTICS (VCC = 3 V to 3.6 V)      |                                                                                              |                     |                     |      |
| f <sub>CLK (SCLK)</sub> | Data shift clock frequency           | SCLK                                                                                         |                     | 30                  | MHz  |
| t <sub>WH0</sub>        |                                      | SCLK                                                                                         | 10                  |                     | ns   |
| t <sub>WL0</sub>        |                                      | SCLK                                                                                         | 10                  |                     | ns   |
| t <sub>WH1</sub>        | Pulse duration                       | LAT                                                                                          | 15                  |                     | ns   |
| t <sub>WH2</sub>        |                                      | BLANK                                                                                        | 60                  |                     | ns   |
| t <sub>WL2</sub>        |                                      | BLANK                                                                                        | 40                  |                     | ns   |
| t <sub>SU0</sub>        |                                      | SIN to SCLK↑                                                                                 | 4                   |                     | ns   |
| t <sub>SU1</sub>        |                                      | LAT↓ to SCLK↑                                                                                | 20                  |                     | ns   |
| t <sub>SU2</sub>        | Setup time                           | SCLK↑ resumes normal mode,<br>BLANK↓, PSMODE bit = 01b                                       | 12                  |                     | μs   |
| t <sub>SU3</sub>        |                                      | LAT↑ for all data latching except all<br>0s resumes normal mode, BLANK↓,<br>PSMODE bit = 10b | 12                  |                     | μs   |
| t <sub>H0</sub>         |                                      | SCLK↑ to SIN                                                                                 | 3                   |                     | ns   |
| t <sub>H1</sub>         |                                      | SCLK↑ to LAT↑                                                                                | 10                  |                     | ns   |

### 6.4 Thermal Information

|                     |                                              | TLC5954    |        |
|---------------------|----------------------------------------------|------------|--------|
|                     | THERMAL METRIC <sup>(1)</sup>                | RTQ (VQFN) | UNIT   |
|                     |                                              | 56 PINS    |        |
| R <sub>0JA</sub>    | Junction-to-ambient thermal resistance       | 29.1       |        |
| R <sub>0JCtop</sub> | Junction-to-case (top) thermal resistance    | 16.3       |        |
| $R_{\theta JB}$     | Junction-to-board thermal resistance         | 7.7        | 8C AA/ |
| $\Psi_{JT}$         | Junction-to-top characterization parameter   | 0.3        | C/VV   |
| Ψ <sub>JB</sub>     | Junction-to-board characterization parameter | 7.7        |        |
| R <sub>0JCbot</sub> | Junction-to-case (bottom) thermal resistance | 2.8        |        |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

### 6.5 Electrical Characteristics

At  $T_A = -40^{\circ}C$  to +85°C and  $V_{CC} = 3.0$  V to 3.6 V, unless otherwise noted. Typical values are at  $T_A = +25^{\circ}C$  and  $V_{CC} = 3.3$  V.

|                    | PARAMETER                                                     | TEST CONDIT                                                                                                                                                     | IONS                                                                                    | MIN TYP MAX           |                      | UNIT                 |    |
|--------------------|---------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|-----------------------|----------------------|----------------------|----|
| V <sub>OH</sub>    | High-level output voltage                                     | I <sub>OH</sub> = -2 mA at SOUT                                                                                                                                 |                                                                                         | V <sub>CC</sub> - 0.4 |                      | V <sub>CC</sub>      | V  |
| V <sub>OL</sub>    | Low-level output voltage                                      | I <sub>OL</sub> = 2 mA at SOUT                                                                                                                                  |                                                                                         |                       |                      | 0.4                  | V  |
| V <sub>LOD0</sub>  |                                                               | LODVLT = 000b                                                                                                                                                   |                                                                                         | 0.15                  | 0.20                 | 0.25                 | V  |
| V <sub>LOD1</sub>  |                                                               | LODVLT = 001b, 101b, 110b, 11                                                                                                                                   | 1b                                                                                      | 0.25                  | 0.30                 | 0.35                 | V  |
| V <sub>LOD2</sub>  | LED open-detection threshold                                  | LODVLT = 010b                                                                                                                                                   |                                                                                         | 0.35                  | 0.40                 | 0.45                 | V  |
| V <sub>LOD3</sub>  |                                                               | LODVLT = 011b                                                                                                                                                   |                                                                                         | 0.45                  | 0.50                 | 0.55                 | V  |
| V <sub>LOD4</sub>  |                                                               | LODVLT = 100b                                                                                                                                                   |                                                                                         | 0.55                  | 0.60                 | 0.65                 | V  |
| V <sub>LSD0</sub>  |                                                               | LSDVLT = 00b                                                                                                                                                    |                                                                                         | $0.45 \times V_{CC}$  | $0.50 \times V_{CC}$ | $0.55 \times V_{CC}$ | V  |
| V <sub>LSD1</sub>  | LED short-detection threshold                                 | LSDVLT = 01b                                                                                                                                                    |                                                                                         | $0.65 \times V_{CC}$  | $0.70 \times V_{CC}$ | $0.75 \times V_{CC}$ | V  |
| V <sub>LSD2</sub>  |                                                               | LSDVLT = 10b, 11b                                                                                                                                               |                                                                                         | $0.85 \times V_{CC}$  | $0.90 \times V_{CC}$ | $0.95 \times V_{CC}$ | V  |
| I <sub>IN</sub>    | Input current                                                 | $V_{IN} = V_{CC}$ or GND at SIN, SCLK,                                                                                                                          | LAT, and BLANK                                                                          | -1                    |                      | 1                    | μA |
| I <sub>CC0</sub>   |                                                               | $ \begin{array}{l} \text{SIN, SCLK, LAT = GND, BLANK} \\ \text{BCX = 7Fh, MC = 0h (I_{OUTRn}, I_{OU} \\ I_{OUTBn} = 2.0\text{-mA target)}^{(1)}  \end{array}  $ | = VCC, V <sub>OUTXn</sub> = 1 V,<br><sub>TGn</sub> = 2.9-mA target,                     |                       | 15                   | 19                   | mA |
| I <sub>CC1</sub>   |                                                               | $ \begin{array}{l} SIN, \ SCLK, \ LAT = GND, \ BLANK \\ BCX = 7Fh, \ MC = 5h \ (I_{OUTRn}, \ I_{OU} \\ I_{OUTBn} = 12.2 \text{-mA target}) \end{array} $        | = VCC, $V_{OUTXn}$ = 1 V,<br><sub>TGn</sub> = 17.4-mA target,                           |                       | 17.5                 | 22                   | mA |
| I <sub>CC2</sub>   | Supply current (V <sub>CC</sub> )                             | SIN, SCLK, LAT, BLANK = GND<br>V <sub>OUTXn</sub> = 1 V, BCX = 7Fh, MC =                                                                                        | , all OUTX <i>n</i> = on,<br>5h                                                         |                       | 17.5                 | 22                   | mA |
| I <sub>CC3</sub>   |                                                               | SIN, SCLK, LAT, BLANK = GND,<br>V <sub>OUTXn</sub> = 1 V, BCX = 7Fh, MC = $34.9$ -mA target, I <sub>OUTBn</sub> = $24.4$ -mA                                    | , all OUTX <i>n</i> = on,<br>7h (I <sub>OUTRn</sub> , I <sub>OUTGn</sub> =<br>\ target) |                       | 20.5                 | 25.5                 | mA |
| I <sub>CC4</sub>   |                                                               | In power-save mode, SIN, SCLK<br>BLANK = VCC                                                                                                                    | , LAT = GND,                                                                            |                       | 7                    | 60                   | μA |
| I <sub>OLC0</sub>  | Constant output current                                       | All OUTX $n$ = on, V <sub>OUTXn</sub> = V <sub>OUTfix</sub><br>MC = 7h, at OUTR0 to OUTR15<br>OUTG15                                                            | = 1 V, BC = 7Fh,<br>and OUTG0 to                                                        | 32.5                  | 34.9                 | 37.3                 | mA |
| I <sub>OLC1</sub>  |                                                               | All OUTX $n$ = on, V <sub>OUTXn</sub> = V <sub>OUTfix</sub><br>MC = 7h, at OUTB0 to OUTB15                                                                      | = 1 V, BC = 7Fh,                                                                        | 22.7                  | 24.4                 | 26.1                 | mA |
|                    |                                                               |                                                                                                                                                                 | $T_J = +25^{\circ}C$                                                                    |                       |                      | 0.1                  | μA |
| I <sub>OLKG</sub>  | Output leakage current                                        | BLANK = VCC, $V_{OUTXn} = V_{OUTfix}$<br>= 10 V MC = 7h at $OUTXn$                                                                                              | T <sub>J</sub> = +85°C                                                                  |                       |                      | 0.2                  | μA |
|                    |                                                               |                                                                                                                                                                 | T <sub>J</sub> = +125°C                                                                 |                       |                      | 0.5                  | μA |
| ΔI <sub>OLC0</sub> | Constant-current error<br>(channel-to-channel) <sup>(2)</sup> | All OUTX $n$ = on, BCX = 7Fh, V <sub>OL</sub><br>MC = 7h, at same color group (C                                                                                | $V_{\text{JTXn}} = V_{\text{OUTfix}} = 1 \text{ V},$<br>$V_{\text{OUTXn}}$              |                       | ±1%                  | ±3%                  |    |

(1) X = R, G, and B. n = 0 to 15.

(2) The deviation of each output in the same color group (OUTR*n*, OUTG*n*, OUTB*n*) from the average of the same OUTX*n* group constantcurrent, Deviation is calculated by the formula:





### **Electrical Characteristics (continued)**

| At $T_A = \cdot$   | t $T_A = -40^{\circ}$ C to +85°C and $V_{CC} = 3.0$ V to 3.6 V, unless otherwise noted. Typical values are at $T_A = +25^{\circ}$ C and $V_{CC} = 3.3$ V. |                                                                                                                   |     |       |     |      |
|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|-----|-------|-----|------|
|                    | PARAMETER                                                                                                                                                 | TEST CONDITIONS                                                                                                   | MIN | TYP   | MAX | UNIT |
| $\Delta I_{OLC1}$  | Constant-current error (device-to-device) <sup>(3)</sup>                                                                                                  | All OUTX <i>n</i> = on, BCX = 7Fh, $V_{OUTXn} = V_{OUTfix} = 1 V$ , MC = 7h, at same color group (OUTX <i>n</i> ) |     | ±0.5% | ±3% |      |
| $\Delta I_{OLC2}$  | Line regulation <sup>(4)</sup>                                                                                                                            | All OUTX $n$ = on, BCX = 7Fh, $V_{OUTXn} = V_{OUTfix} = 1 V$ , MC = 7h, at OUTX $n$                               |     | ±0.5  | ±1  | %/V  |
| ∆I <sub>OLC3</sub> | Load regulation <sup>(5)</sup>                                                                                                                            | All OUTX $n$ = on, BCX = 7Fh, V <sub>OUTXn</sub> = 1 V to 3 V, V <sub>OUTfix</sub> = 1 V, MC = 7h, at OUTX $n$    |     | ±1    | ±3  | %/V  |

(3) The deviation of the OUTX*n* constant-current average from the ideal constant-current value. Deviation is calculated by the formula:

|          | [I <sub>OUTX0</sub> + I <sub>OUTX1</sub> + + I <sub>OUTX15</sub> |         |       |
|----------|------------------------------------------------------------------|---------|-------|
| A (9/) - | 16                                                               |         | v 100 |
| ∆(/0) -  | Ideal Output                                                     | Current | × 100 |

Ideal current is 34.9 mA for OUTRn and OUTGn. Ideal current is 24.4 mA for OUTBn with MC data equal to 7h. , where X = R, G, or B, and n = 0 to 15.

(4) Line regulation is calculated by the formula:

$$\Delta (\%/V) = \left( \frac{(I_{OUTXn} \text{ at } VCC = 3.6 \text{ V}) - (I_{OUTXn} \text{ at } VCC = 3.0 \text{ V})}{I_{OUTXn} \text{ at } VCC = 3.0 \text{ V}} \right) \times \frac{100}{3.6 \text{ V} - 3.0 \text{ V}}$$

X = R, G, or B. n = 0 to 15.

(5) Load regulation is calculated by the equation:  

$$\Delta (\%/V) = \left( \frac{(I_{OUTXn} \text{ at } V_{OUTXn} = 3 \text{ V}) - (I_{OUTXn} \text{ at } V_{OUTXn} = 1 \text{ V})}{I_{OUTXn} \text{ at } V_{OUTXn} = 1 \text{ V}} \right) \times \frac{100}{3 \text{ V} - 1 \text{ V}}$$

, where X = R, G, or B, and n = 0 to 15.

### 6.6 Switching Characteristics

At  $T_A = -40^{\circ}$ C to +85°C,  $V_{CC} = 3.0$  V to 3.6 V,  $C_L = 15$  pF,  $R_L = 100 \Omega$  for OUTR*n* and OUTG*n*,  $R_L = 150 \Omega$  for OUTB*n*, MC = 7h, and  $V_{LED}$  = 4.5 V, unless otherwise noted. Typical values at T<sub>A</sub> = +25°C and V<sub>CC</sub> = 3.3 V.

|                     | PARAMETER                           | TEST CONDITIONS                                                                                                                                | MIN | TYP | MAX | UNIT |
|---------------------|-------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| t <sub>R0</sub>     | Riss time                           | SOUT                                                                                                                                           |     | 2   | 5   | ns   |
| t <sub>R1</sub>     |                                     | OUTXn, BCX = 7Fh <sup>(1)</sup>                                                                                                                |     | 20  | 50  | ns   |
| t <sub>F0</sub>     | Fall time                           | SOUT                                                                                                                                           |     | 2   | 5   | ns   |
| t <sub>F1</sub>     |                                     | OUTXn, BCX = 7Fh                                                                                                                               |     | 20  | 50  | ns   |
| t <sub>D0</sub>     |                                     | SCLK↑ to SOUT                                                                                                                                  |     | 13  | 23  | ns   |
| t <sub>D1</sub>     |                                     | LAT↑ to OUTR0 on to off or OUTR0 off to on, BCX = 7Fh                                                                                          |     | 30  | 60  | ns   |
| t <sub>D2</sub>     |                                     | BLANK↓↑ to OUTR0 on to off or OUTR0 off to on, BCX = 7Fh                                                                                       |     | 30  | 60  | ns   |
| t <sub>D3</sub>     | Propagation delay <sup>(2)</sup>    | OUTR $n$ on to OUTG $n$ on, OUTG $n$ on to OUTB $n$ on, and OUTB $n$ on to the next OUTR $n$ on, BCX = 7Fh                                     |     | 1.5 | 5   | ns   |
| t <sub>D4</sub>     |                                     | OUTR <i>n</i> off to OUTG <i>n</i> off, OUTG <i>n</i> off to OUTB <i>n</i> off, and OUTB <i>n</i> off to the next OUTR <i>n</i> off, BCX = 7Fh |     | 1.5 | 5   | ns   |
| t <sub>D5</sub>     |                                     | LAT↑ to power-save mode by writing data for all OUTXn off                                                                                      |     | 150 | 300 | ns   |
| t <sub>ON_ERR</sub> | Output on-time error <sup>(3)</sup> | OUTXn on or off data = all 1s, BCX = 7Fh, 40-ns BLANK low-level one-<br>shot pulse input                                                       | -35 |     | 35  | ns   |

(1) X = R, G, or B. n = 0 to 15.

t<sub>D3</sub> (OUTR*n* on to OUTG*n* on, OUTG*n* on to OUTB*n* on, and OUTB*n* on to the next OUTR*n* on) and t<sub>D4</sub> (OUTR*n* off to OUTG*n* off, (2)OUTGn off to OUTBn off, and OUTBn off to the next OUTRn off) are calculated by:  $t_{D3}$  (ns) = (the propagation delay between OUTR0 on to OUTB7 on) / 47 and

 $t_{D4}$  (ns) = (the propagation delay between OUTR0 off to OUTB7 off) / 47.

Output on-time error ( $t_{ON\_ERR}$ ) is calculated by the formula:  $t_{ON\_ERR}$  (ns) =  $t_{OUT\_ON}$  – BLANK low-level pulse duration. (3) t<sub>OUT ON</sub> is the actual on-time of OUTXn.

TLC5954 ZHCSCD0-APRIL 2014 TEXAS INSTRUMENTS

www.ti.com.cn

### 6.7 Typical Characteristics

At  $T_A = +25^{\circ}C$  and VCC = 3.3 V, unless otherwise noted.





### Typical Characteristics (continued)

At  $T_A = +25^{\circ}C$  and VCC = 3.3 V, unless otherwise noted.



### **Typical Characteristics (continued)**

At  $T_A = +25^{\circ}C$  and VCC = 3.3 V, unless otherwise noted.





### 7 Parameter Measurement Information

### 7.1 Pin Equivalent Input and Output Schematic Diagrams



Figure 18. OUTXn

### 7.2 Test Circuits



(1)  $C_L$  includes measurement probe and jig capacitance.

(2) X = R, G, or B. n = 0 to 15.

# Figure 19. Rise and Fall Time Test Circuit for OUTX*n*



(1)  $C_L$  includes measurement probe and jig capacitance.





(1) X = R, G, or B. n = 0 to 15.

Figure 21. Constant-Current Test Circuit for OUTXn



TLC5954 ZHCSCD0-APRIL 2014

www.ti.com.cn

### 7.3 Timing Diagrams







(1) Input pulse rise and fall time is 1 ns to 3 ns.

(2) X = R, G, or B. n = 0 to 15.





### **Timing Diagrams (continued)**



Figure 24. Data Write and OUTXn On or Off Timing Diagram

Texas Instruments

www.ti.com.cn

## **Timing Diagrams (continued)**



Figure 25. Power-Save Mode Timing Diagram (PSMODE = 01b)



### **Timing Diagrams (continued)**



Figure 26. Power-Save Mode Timing Diagram (PSMODE = 10b)



### 8 Detailed Description

### 8.1 Overview

The TLC5954 is 48-channel, 34.9-mA or 24.4-mA, constant-current LED driver that can control the LED on of off settings with the BLANK signal for grayscale (GS) control. The minimum 40-ns BLANK signal pulse duration can be input to generate very short LED on-time.

The device has a 128-step, 7-bit, output current control function termed global brightness control (BC) that can control each color group output. The BC function can adjust the red, green, and blue LED intensity for true white with constant-current control. The device contributes higher image quality to LED displays with fine white balance tuning by using these BLANK pulse durations and MC, BC functions.

The display controller can locate LED lamp failures via the device because the controller can detect LED lamp failures with the LED open detection (LOD) and LED short detection (LSD) functions. Furthermore, the reliability of the display can be improved by the LOD and LSD function.

The device maximum constant-current output value can be set by an internal register data function referred to as maximum current control (MC), instead of the general method of using an external resistor setting. Thus, any failure modes that occur from the external resistor can be eliminated. One resistor can also be eliminated with the MC function.

The device constant-current output can drive approximately 17.4 mA at a 0.32-V output voltage and a +25°C ambient temperature. This voltage is called *knee voltage*. This 0.32-V, low-knee voltage can contribute to the design of a lower-power display system.

The total number of LED drivers on one LED display panel can be reduced because 48 LED lamps can be driven by one LED driver. Therefore, designing fine-pitch LED displays is simplified.



### 8.2 Functional Block Diagram



### 8.3 Feature Description

### 8.3.1 Output Current Calculation

The output current value controlled by MC and BC can be calculated by Equation 1.

$$I_{OUTn}$$
 (mA) =  $I_{OLCMax}$  (mA) ×  $\left[ 0.06 + 0.94 \times \frac{BCX}{127} \right]$ 

where:

- I<sub>OLCMax</sub> = the maximum constant-current value for all OUTX*n* for each color group programmed by MC data,
- BCX = the global brightness control value (0h to 7Fh),
- X = R, G, or B for the red, green, or blue color group, and
- n = 0 to 15.

(1)

Each output sinks the  $I_{OLCMax}$  current when they turn on and the global brightness control (BC) data are set to the maximum value of 7Fh (127d).

### 8.3.2 Status Information Data (SID)

The status information data (SID) contains the status of the LED open detection (LOD) and LED short detection (LSD).

When the output on-off data latch is written, the SID selected by the SIDLD bits are loaded into lower 48 bits in the common shift register at the LAT rising edge after the original data in the common shift register are copied to the on-off data latch. When the BC and FC data are written, SID data are not loaded to the common shift register. After SID data are copied into the common shift register, new SID data are not loaded until new data are written into the common shift register even if a LAT rising edge is input.

When the device resumes normal operation after the power-save mode, a BLANK rising edge must be input after  $t_{SU2}$  or  $t_{SU3}$  elapses in order to retain correct LOD and LSD data in the SID holder because the SID analog circuit does not function during power-save mode. The SID load configuration and SID read timing are shown in Figure 27 and Figure 28, respectively.







#### Feature Description (continued)



Figure 28. SID Read Timing Diagram



### Feature Description (continued)

### 8.3.3 LED Open Detection (LOD)

LOD detects a fault caused by an open circuit in the *n*th LED string, or a short from OUTX*n* to ground with low impedance, by comparing the OUTX*n* voltage to the LOD detection threshold voltage level set by LODVLT in the function control data latch (see Table 6 and Table 8). If the OUTX*n* voltage is lower than the programmed voltage, the corresponding output LOD bit is set to 1 to indicate a shorted LED. Otherwise, the LOD bit is set to 0. LOD data are only valid for outputs that are set to 1 in the output on-off data latch. LOD data are always 0 for outputs that are set to 0 in the output on-off data latch.

LOD data are stored in a 48-bit register called the SID holder (see the *Functional Block Diagram*) at the BLANK rising edge when the SIDLD bits are set to 01b (see Table 7). The loaded LOD data can be read out through the common shift register as SID data at the SOUT pin. LOD data are not valid for 1 µs after the output is turned on. If the OUTX*n* controlled by the BLANK pin is less than 1 µs, the LOD data must be ignored.

When the device resumes operation from power-save mode, all OUTX*n* can be controlled by the internal on-off control data and the BLANK level after the setup time ( $t_{SU2}$ ) elapses. LOD data are valid after the propagation delay. Figure 29 illustrates an LOD and LSD circuit, Table 1 shows the SID bit settings for LOD and LSD, and Figure 30 illustrates the LED open-detection operating timing diagram.



Figure 29. LOD, LSD Circuit

#### Table 1. LOD, LSD Truth Table

| LOD                                                       | LSD                                                                                                   | CORRESPONDING BIT<br>IN SID |
|-----------------------------------------------------------|-------------------------------------------------------------------------------------------------------|-----------------------------|
| LED is not open (V <sub>OUTXn</sub> > V <sub>LOD</sub> )  | LED is not shorted (V <sub>OUTXn</sub> ≤ V <sub>LSD</sub> )                                           | 0                           |
| LED is open or shorted to GND ( $V_{OUTXn} \le V_{LOD}$ ) | LED is shorted between anode and cathode, or shorted to higher voltage side ( $V_{OUTXn} > V_{LSD}$ ) | 1                           |





Figure 30. LOD Operation Timing Diagram

#### 8.3.4 LED Short Detection (LSD)

LSD data detect a fault caused by a shorted LED by comparing the OUTX*n* voltage to the LSD detection threshold voltage level set by LSDVLT in the function control data latch (see Table 6 and Table 9). If the OUTX*n* voltage is higher than the programmed voltage, the corresponding output LSD bit is set to 1 to indicate a shorted LED. Otherwise, the LSD bit is set to 0. LSD data are only valid for outputs that are set to 1 in the output on-off data latch. LSD data are always 0 for outputs that are set to 0 in the output on-off data latch.

LSD data are loaded into a 48-bit register called the SID holder at the BLANK rising edge when the SIDLD bits are set to 10b (see Table 7). The loaded LSD data can be read out through the common shift register as SID data at the SOUT pin. LSD data are not valid for 1 µs after the output is turned on. If the OUTX*n* controlled by the BLANK pin is less than 1 µs, the LSD data must be ignored.

TLC5954 ZHCSCD0-APRIL 2014

**ISTRUMENTS** 

XAS

When the device resumes operation from power-save mode, all OUTX*n* can be controlled by the internal on-off control data and the BLANK level after the setup time ( $t_{SU2}$ ) elapses. LSD data are valid after the propagation delay. Figure 29 illustrates an LOD and LSD circuit and Figure 31 shows LED short-detection operating timing diagram.



Figure 31. LSD Operation Timing Diagram

#### 8.3.5 Noise Reduction

Large surge currents may flow through the device and the board on which the device is mounted if all 48 LED channels turned on simultaneously when BLANK toggles from high to low. These large current surges can induce detrimental noise and electromagnetic interference (EMI) into other circuits. The device turns on the LED channels in a series delay to provide a circuit soft-start feature. A small delay circuit is implemented between each output. When all bits of the on-off data latch are set to 1, each constant-current output turns on in the following order: OUTR0, OUTG0, OUTB0, OUTR15, OUTG15, OUTB15, OUTR1, OUTG1, OUTB1, OUTR14, OUTG14, OUTB14, OUTR2, OUTG2, OUTB2, OUTR13, OUTG13, OUTB13, OUTR3, OUTG3, OUTB3, OUTR12, OUTG12, OUTB12, OUTR4, OUTG4, OUTB4, OUTR11, OUTG11, OUTB11, OUTR5, OUTG5, OUTB5, OUTR10, OUTG10, OUTB10, OUTR6, OUTG6, OUTB6, OUTR9, OUTG9, OUTB9, OUTR7, OUTG7, OUTB7, OUTB7, OUTR8, OUTG8, and OUTB8 with a small delay for each OUTX*n* after BLANK goes low or LAT goes high, see Figure 24. Both turn-on and turn-off times are delayed.



#### 8.4 Device Functional Modes

#### 8.4.1 Maximum Constant Sink Current

The maximum output current of each channel ( $I_{OLCMax}$ ) is programmed by maximum current (MC) data and can be set by the serial interface.

 $I_{OLCMax}$  is the highest current for each output. Each OUTX*n* sinks  $I_{OLCMax}$  current when they turn on with the global brightness control (BC) data set to the maximum value of 7Fh (127d). MC data are updated when the same data are written to the MC bits twice. When the device is powered on, the MC data latch is set to 0.

Table 2 shows the characteristics of the constant-current sink versus the MC control data.

|               | MC DATA     | I <sub>OLCMa</sub> | <sub>x</sub> (mA)                |       |
|---------------|-------------|--------------------|----------------------------------|-------|
| BINARY        | DECIMAL     | HEX                | OUTR <i>n</i> ,<br>OUTG <i>n</i> | OUTBn |
| 000 (default) | 0 (default) | 0 (default)        | 2.9                              | 2.0   |
| 001           | 1           | 1                  | 4.4                              | 3.1   |
| 010           | 2           | 2                  | 5.8                              | 4.1   |
| 011           | 3           | 3                  | 8.7                              | 6.1   |
| 100           | 4           | 4                  | 11.6                             | 8.1   |
| 101           | 5           | 5                  | 17.4                             | 12.2  |
| 110           | 6           | 6                  | 23.2                             | 16.3  |
| 111           | 7           | 7                  | 34.9                             | 24.4  |

# Table 2. Maximum Constant-Current Output versus MC Data

#### 8.4.2 Global Brightness Control (BC) Function: Sink Current Control

The device is capable of simultaneously adjusting the output current of each color group (OUTR0 to OUTR15, OUTG0 to OUTG15, and OUTB0 to OUTB15). This function is called *global brightness control* (BC). The BC function allows the global BC data of LEDs connected to the three color groups to be adjusted. All OUTX*n* can be adjusted in 128 steps from 6% to 100% of the maximum output current, I<sub>OLCMax</sub>. The BC data are transmitted to the device by the serial interface. When BC data change, the output current also changes immediately.

Table 3 shows the BC data versus the constant-current ratio against I<sub>OLCMax</sub>.

| Table 3. | BC | Data | versus | Current | Ratio | and | Set | Current | Value |
|----------|----|------|--------|---------|-------|-----|-----|---------|-------|
|----------|----|------|--------|---------|-------|-----|-----|---------|-------|

|     | BC DATA |         |     |                                             | OUTPUT CURRENT (mA, typ)                      |                                              |                                               |                                              |
|-----|---------|---------|-----|---------------------------------------------|-----------------------------------------------|----------------------------------------------|-----------------------------------------------|----------------------------------------------|
| BIN | ARY     |         |     |                                             | OUTR <i>n</i> ,                               | OUTG <i>n</i>                                | OU <sup>-</sup>                               | TB <i>n</i>                                  |
| MSB | LSB     | DECIMAL | HEX | RATIO TO<br>I <sub>OLCMax</sub><br>(%, typ) | MC = 7h<br>(I <sub>OLCMax</sub> = 34.9<br>mA) | MC = 0h<br>(I <sub>OLCMax</sub> = 2.9<br>mA) | MC = 7h<br>(I <sub>OLCMax</sub> = 24.4<br>mA) | MC = 0h<br>(I <sub>OLCMax</sub> = 2.0<br>mA) |
| 000 | 0000    | 0       | 00  | 6.0                                         | 2.09                                          | 0.17                                         | 1.47                                          | 0.12                                         |
| 000 | 0001    | 1       | 01  | 6.7                                         | 2.35                                          | 0.20                                         | 1.65                                          | 0.14                                         |
| 000 | 0010    | 2       | 02  | 7.5                                         | 2.61                                          | 0.22                                         | 1.83                                          | 0.15                                         |
|     |         |         |     |                                             |                                               |                                              |                                               |                                              |
| 111 | 1101    | 125     | 7D  | 98.5                                        | 34.4                                          | 2.86                                         | 24.1                                          | 1.96                                         |
| 111 | 1110    | 126     | 7E  | 99.3                                        | 34.7                                          | 2.88                                         | 24.3                                          | 1.98                                         |
| 111 | 1111    | 127     | 7F  | 100.0                                       | 34.9                                          | 2.90                                         | 24.4                                          | 2.00                                         |



#### 8.4.3 Constant-Current Output On or Off Control

When BLANK is low, each OUTXn is controlled by the data in the output on or off data latch. When data corresponding to an output equal 1, the output turns on; when data corresponding to an output equal 0, the output turns off. When BLANK is high, all OUTXn are forced off. When the device is powered on, the data in the output on or off data latch are set to 0. A truth table for the on or off control data is shown in Table 4.

| ON OR OFF CONTROL DATA | CONSTANT-CURRENT OUTPUT STATUS |
|------------------------|--------------------------------|
| 0 (default)            | Off                            |
| 1                      | On                             |

| Table 4. On of On Control Data Truth Ta |
|-----------------------------------------|
|-----------------------------------------|

#### 8.4.4 Power-Save Mode

The power-save mode control bits are assigned in the BC and FC data latch. The device dissipation current becomes 7  $\mu$ A (typ) in this mode. In PSM, all analog circuits (such as the constant-current outputs and the LOD and LSD circuit) do not function. However, logic circuits (such as the common shift register, on-off data latch, and BC and FC data latch) do function. When the two bits in PSMODE are 01b, 10b, or 11b, the power-save mode is enabled. When the two bits are 11b, the device is always in power-save mode. When the two bits are set to 00b, the device is always in normal operation. If all 0s are written in the output on-off data latch, the device goes into power-save mode when the two bits are 01b or 10b. When a rising edge is generated at SCLK with the two PSMODE bits set to 01b, the device exits PSM and returns to normal operation. When data in the output on-off data latch are not all 0s, and when the two PSMODE bits set to 10b, the device exits PSM and returns to normal operation. All OUTX*n* are turned on after the device exits PSM. Figure 32 and Figure 33 provide power-save mode timing diagrams for PSMODE set to 01b and 10b, respectively. The BLANK level should go low after t<sub>SU2</sub> or t<sub>SU3</sub> when the device exists PSM and returns to normal mode because the output current may be unstable immediately after starting normal mode.





Figure 32. Power-Save Mode (FC Data PSMODE Bits = 01b)

TLC5954 ZHCSCD0-APRIL 2014

TEXAS INSTRUMENTS

![](_page_25_Figure_3.jpeg)

Figure 33. Power-Save Mode (FC Data PSMODE Bits = 10b)

![](_page_26_Picture_0.jpeg)

### 8.5 Register Maps

#### 8.5.1 Register and Data Latch Configuration

The device has one common shift register and four control data latches. These data latches are the output on or off data latch, the maximum current control (MC) data latch, the global brightness control (BC) data latch, and the function control (FC) data latch.

The common shift register is 49 bits long, the output on or off data latch is 48 bits long, and another 48-bit data latch is comprised of the 40-bit MC, BC, and FC data latches with an 8-bit write command decoder. If the common shift register MSB is 0, the least significant 48 bits of data from the 49-bit common shift register are latched into the output on or off data latch. If the MSB (bit 48) from the 49-bit common shift register is 1 and MSB 1 through MSB 9 (bits [47:40]) are 96h (10010110b) for the write command data, the middle 37 bits (bits [39:3]) in the common shift register are latched into the BC and FC data latch. MC data are updated when the same data are written to the MC bits twice with the write command data (96h) and the MSB (bit 48) set to 1. Figure 34 shows the configuration of the common shift register and the four data latches.

![](_page_26_Figure_7.jpeg)

This latch pulse is generated when the LAT rising edge is input with the MSB data of the common shift register = 1 (data select bit).

### Figure 34. Common Shift Register and Data Latch Configuration

![](_page_27_Picture_1.jpeg)

### **Register Maps (continued)**

#### 8.5.1.1 Common Shift Register

The 49-bit common shift register is used to shift data from the SIN pin into the device. The data shifted into the register are used for the output on or off control, MC, BC, and several FC functions, and the write command. The LSB of the common shift register is connected to SIN and the MSB is connected to SOUT. On each SCLK rising edge, the data on SIN are shifted into the LSB and all 49 bits are shifted towards the MSB. The register MSB is always connected to SOUT. In addition, the status information data (SID) selected by the SIDLD bits in the FC data latch are loaded to the lower 48 bits of the 49-bit common shift register when a rising edge is input on LAT for the output on or off control data write operation except when SIDLD = 00b and 11b (see Table 7). When the device is powered on, all 49 bits of the common shift register are set to 0.

#### 8.5.1.2 Output On or Off Data Latch

The output on or off data latch is 48 bits long and sets the on or off status for each constant-current output (OUTR*n*, OUTG*n*, OUTB*n*). When BLANK is low, the output corresponding to the specific bit in the output on or off data latch is turned on if the data are 1 and remains off if the data are 0. When BLANK is high, all outputs are forced off, but the data in the latch do not change as long as LAT does not latch in new data. When the MSB of the common shift register is set to 0, the lower 48 bits are written to the output on or off data latch on the LAT rising edge. When the device is powered on, all bits in the data latch are set to 0. The output on or off data latch bit assignment is shown in Table 5. See Figure 35 for an output on or off data write timing diagram.

| BIT    |          | CONTROL<br>LED |                                      | BIT    |          | CONTROL<br>LED |                    |
|--------|----------|----------------|--------------------------------------|--------|----------|----------------|--------------------|
| NUMBER | BIT NAME | CHANNEL        | DESCRIPTION                          | NUMBER | BIT NAME | CHANNEL        | DESCRIPTION        |
| 0      | OUTR0ON  | OUTR0          | _                                    | 24     | OUTR8ON  | OUTR8          |                    |
| 1      | OUTG0ON  | OUTG0          |                                      | 25     | OUTG8ON  | OUTG8          |                    |
| 2      | OUTB0ON  | OUTB0          |                                      | 26     | OUTB8ON  | OUTB8          |                    |
| 3      | OUTR1ON  | OUTR1          |                                      | 27     | OUTR9ON  | OUTR9          |                    |
| 4      | OUTG1ON  | OUTG1          |                                      | 28     | OUTG9ON  | OUTG9          |                    |
| 5      | OUTB1ON  | OUTB1          |                                      | 29     | OUTB9ON  | OUTB9          |                    |
| 6      | OUTR2ON  | OUTR2          |                                      | 30     | OUTR10ON | OUTR10         |                    |
| 7      | OUTG2ON  | OUTG2          |                                      | 31     | OUTG10ON | OUTG10         |                    |
| 8      | OUTB2ON  | OUTB2          |                                      | 32     | OUTB10ON | OUTB10         |                    |
| 9      | OUTR3ON  | OUTR3          |                                      | 33     | OUTR11ON | OUTR11         |                    |
| 10     | OUTG3ON  | OUTG3          | 0 = Output off<br>1 = Output on with | 34     | OUTG110N | OUTG11         | 0 = Output off     |
| 11     | OUTB3ON  | OUTB3          | BLANK low.                           | 35     | OUTB11ON | OUTB11         | BLANK low.         |
| 12     | OUTR4ON  | OUTR4          | When the device is                   | 36     | OUTR12ON | OUTR12         | When the device is |
| 13     | OUTG4ON  | OUTG4          | set to 0.                            | 37     | OUTG12ON | OUTG12         | set to 0.          |
| 14     | OUTB4ON  | OUTB4          |                                      | 38     | OUTB12ON | OUTB12         |                    |
| 15     | OUTR5ON  | OUTR5          |                                      | 39     | OUTR13ON | OUTR13         |                    |
| 16     | OUTG5ON  | OUTG5          |                                      | 40     | OUTG13ON | OUTG13         |                    |
| 17     | OUTB5ON  | OUTB5          |                                      | 41     | OUTB13ON | OUTB13         |                    |
| 18     | OUTR6ON  | OUTR6          |                                      | 42     | OUTR14ON | OUTR14         |                    |
| 19     | OUTG6ON  | OUTG6          |                                      | 43     | OUTG14ON | OUTG14         |                    |
| 20     | OUTB6ON  | OUTB6          |                                      | 44     | OUTB14ON | OUTB14         |                    |
| 21     | OUTR7ON  | OUTR7          |                                      | 45     | OUTR15ON | OUTR15         |                    |
| 22     | OUTG7ON  | OUTG7          |                                      | 46     | OUTG15ON | OUTG15         |                    |
| 23     | OUTB7ON  | OUTB7          |                                      | 47     | OUTB15ON | OUTB15         |                    |

| Table 5. On c | or Off Control | Data Latch | <b>Bit Assignment</b> |
|---------------|----------------|------------|-----------------------|
|---------------|----------------|------------|-----------------------|

![](_page_28_Picture_0.jpeg)

| Table 6. MC, BC, and | FC Data Latch and Write | <b>Command Bit Description</b> |
|----------------------|-------------------------|--------------------------------|
|----------------------|-------------------------|--------------------------------|

| BIT<br>NUMBER | BIT<br>NAME | DEFAULT<br>VALUE<br>(BINARY) | DESCRIPTION                                                                                                                                                                                                                 |
|---------------|-------------|------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [2:0]         | MAXCUR (MC) | 000b                         | Maximum current control (MC) data for all $OUTXn$<br>(data = 0h to 7h, see Table 2)                                                                                                                                         |
| [9:3]         | BCR (BC)    | _                            | Global brightness control (BC) data for RED color group (data = 00h to 7Fh, see Table 3)                                                                                                                                    |
| [16:10]       | BCG (BC)    | —                            | Global brightness control (BC) data for GREEN color group<br>(data = 00h to 7Fh, see Table 3)                                                                                                                               |
| [23:17]       | BCB (BC)    | —                            | Global brightness control (BC) data for BLUE color group<br>(data = 00h to 7Fh, see Table 3)                                                                                                                                |
| [25:24]       | SIDLD (FC)  | _                            | SID load control. These two bits select the SID loaded to the common register when the LAT rising edge is input for on or off data writes. Table 7 shows the selected data truth table.                                     |
| [28:26]       | LODVLT (FC) | _                            | LOD detection voltage select. These three bits select the detection threshold voltage for the LED open detection (LOD). Table 8 shows the detect voltage truth table.                                                       |
| [30:29]       | LSDVLT (FC) | _                            | LSD detection voltage select. These two bits select the detection threshold voltage for the LED short detection (LSD). Table 9 shows the detect voltage truth table.                                                        |
| [32:31]       | PSMODE (FC) | 11b                          | Power-save mode select. These two bits select the power-save mode between the four modes. Table 10 shows the power-save mode truth table. Figure 32 and Figure 33 illustrate the power-save mode operation timing diagrams. |
| [39:33]       | RSV         | _                            | Reserved data, don't care.                                                                                                                                                                                                  |
| [47:40]       | WRTCMD      | _                            | Write command. When this data are 96h (10010110b), MC, BC, and FC data can be updated. In order to update MC data, the same data must be written twice to the MC bit.                                                       |

### Table 7. SID Load Control Truth Table

| SIDLD  |        | STATUS INFORMATION DATA (SID) LOADED TO THE COMMON SHIFT |
|--------|--------|----------------------------------------------------------|
| BIT 25 | BIT 24 | REGISTER                                                 |
| 0      | 0      | No data are loaded (default value)                       |
| 0      | 1      | LED open detection (LOD) data are loaded                 |
| 1      | 0      | LED short detection (LSD) data are loaded                |
| 1      | 1      | No data are loaded                                       |

### Table 8. LOD Threshold Voltage Truth Table

| LODVLT |        |        |                                            |
|--------|--------|--------|--------------------------------------------|
| BIT 28 | BIT 27 | BIT 26 | LED OPEN DETECTION (LOD) THRESHOLD VOLTAGE |
| 0      | 0      | 0      | VLOD0 (0.20 V, typ)                        |
| 0      | 0      | 1      | VLOD1 (0.30 V, typ)                        |
| 0      | 1      | 0      | VLOD2 (0.40 V, typ)                        |
| 0      | 1      | 1      | VLOD3 (0.50 V, typ)                        |
| 1      | 0      | 0      | VLOD4 (0.60 V, typ)                        |
| 1      | 0      | 1      | VLOD1 (0.30 V, typ)                        |
| 1      | 1      | 0      | VLOD1 (0.30 V, typ)                        |
| 1      | 1      | 1      | VLOD1 (0.30 V ,typ)                        |

### Table 9. LSD Threshold Voltage Truth Table

| LSDVLT |        |                                             |
|--------|--------|---------------------------------------------|
| BIT 30 | BIT 29 | LED SHORT DETECTION (LSD) THRESHOLD VOLTAGE |
| 0      | 0      | VLSD0 (0.50 × VCC, typ)                     |
| 0      | 1      | VLSD1 (0.70 × VCC, typ)                     |
| 1      | 0      | VLSD2 (0.90 × VCC, typ)                     |
| 1      | 1      | VLSD2 (0.90 × VCC, typ)                     |

### Table 10. Power-Save Mode Truth Table

| PSMODE      |             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|-------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BIT 32      | BIT 31      | POWER-SAVE MODE FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 0           | 0           | Power-save mode is disabled in every condition.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 0           | 1           | When all zeroes (0s) are written to the output on or off data latch, the device goes to power-save mode. When an SCLK rising edge occurs, the device goes to normal operation and starts to control the output current. However, after the setup time ( $t_{SU2}$ ) elapses from the SCLK input timing, BLANK must go low. Otherwise, the output current may not reach the set constant-current value. If these two bits are set to 01b from 10b or 11b when the device is in power-save mode (PSM), the device remains in PSM and does not resume normal mode. When an SCLK rising edge is input after PSMODE = 01 is selected, the device returns to normal mode.                                                               |
| 1           | 0           | When all zeroes (0s) are written to the output on or off data latch, the device goes to power-save mode. When the data (except all 0s) are written to the output on or off data latch, the device goes to normal operation and starts to control the output current. However, after the setup time ( $t_{SU3}$ ) elapses from the LAT input timing, BLANK must go low. Otherwise, the output current may not reach the set constant-current value. If this bit set is selected from other bit set to this bit set when the device is in PSM, the device remains in power-save mode. When data that are not all set to off are written to the on or off data latch after this bit set is selected, the device goes to normal mode. |
| 1 (default) | 1 (default) | Power-save mode is enabled in every condition.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |

![](_page_30_Picture_0.jpeg)

![](_page_30_Figure_3.jpeg)

- (1) On or off latched data are 1.
- (2) On or off latched data change from 1 to 0 at the second LAT signal.
- (3) On or off latched data change from 0 to 1 at the second LAT signal.
- (4) On or off latched data are 0.

#### Figure 35. Output On or Off Timing Diagram: Data Write and OUTXn Control

# 8.5.1.3 Maximum Current Control (MC), Global Brightness Control (BC), and Function Control (FC) Data Latch

The MC, BC, and FC data latch (FC contains the PSMODE, LSDVLT, LODVLT, and SIDLD bits) is 40 bits long and is used to adjust the output current of all OUTX*n* (OUTR*n*, OUTG*n*, OUTB*n*), to select the status information data (SID) load data, to select LED open detection (LOD) and LED short detection (LSD) voltage, and to select the power-save mode (PSM).

Data are latched from the lower 40 bits of the 49-bit common shift register into the MC, BC, and FC data latch at the LAT rising edge when the MSB of the common shift register is set to 1 and the MSB 1 to MSB 9 bit data (bits [47:40]) of the common shift register MSB side is 96h (10010110b). However, MC data are only updated when the same data as the previous written data are written. Table 6 lists the MC, BC, and FC data latch bit assignment. The MC, BC, and FC data write timing diagram is shown in Figure 36. When the device is powered on, the MC data latch is set to 000b and the PSMODE bits in the FC data latch are set to 11b.

![](_page_31_Figure_6.jpeg)

Figure 36. Maximum Current Control (MC), Global Brightness Control (BC), and Function Control (FC) Data Write Timing Diagram

![](_page_32_Picture_0.jpeg)

### 9 Applications and Implementation

### 9.1 Application Information

The device is a 48-channel, constant sink current, LED driver. This device is typically connected in series to drive many LED lamps with only a few controller ports. Output current control data and on or off control data can be written from the SIN input pin. The on or off timing can be controlled by the BLANK signal. Also, the LED open and short error flag can be read out from the SOUT output pin.

### 9.2 Typical Application

In this application, the device VCC and LED lamp anode voltages are supplied from different power supplies.

![](_page_32_Figure_8.jpeg)

![](_page_32_Figure_9.jpeg)

#### 9.2.1 Design Requirements

For this design example, use the following as the input parameters.

#### **Table 11. Design Parameters**

| DESIGN PARAMETER                                 | EXAMPLE VALUE                                                        |
|--------------------------------------------------|----------------------------------------------------------------------|
| VCC input voltage range                          | 3.0 V to 3.6 V                                                       |
| LED lamp (V <sub>LED</sub> ) input voltage range | Maximum LED forward voltage (V <sub>F</sub> ) + 0.4 V (knee voltage) |
| SIN, SCLK, LAT, and BLANK voltage range          | Low level = GND, high level = VCC                                    |

![](_page_33_Picture_1.jpeg)

#### 9.2.2 Detailed Design Procedure

#### 9.2.2.1 Step-by-Step Design Procedure

To begin the design process, a few parameters must be decided upon. The designer needs to know the following:

- Maximum output constant-current value for all colors of the LED ramp.
- Maximum LED forward voltage (V<sub>F</sub>).
- Current ratio of red, green, and blue LED lamps for the best white balance.
- Is the LED open detect (LOD) function used? If so, which detection level (0.20 V, 0.30 V, 0.40 V, 0.50 V, or 0.60 V) is used?
- Is the LED short detect (LSD) function used? If so, which detection level (50% VCC, 70% VCC, or 90% VCC) is used?

#### 9.2.2.2 Maximum Current (MC) Data

There are a total of three bits of MC data that set the output current of all constant-current outputs (OUTX*n*). Select the MC data to be greater than the target LED ramp current if the output current is reduced white balanced by the global brightness control data and write the data with other control data.

#### 9.2.2.3 Global Brightness Control (BC) Data

There are a total of three sets of 7-bit BC data for the red, green, and blue LED ramp. Select the BC data for the best white balance of the red, green, and blue LED ramp and write the data with other control data.

#### 9.2.2.4 On or Off Data

There are a total of 48 bits of on or off data for the on or off control of each output. Select the on or off data of the LED lamp on or off status control and write the data.

#### 9.2.2.5 Other Control Data

There are a total of 8 bits of control data to set the function mode for the status information data (SID) load control, LOD voltage setting, LSD voltage setting, and power save mode (PSM) explained in the *Device Functional Modes* section. Write the 8-bit control data for the appropriate operation of the display system with MC and BC data as the control data.

#### 9.2.2.6 Grayscale Control

All constant-current outputs are controlled by the BLANK pin logic level. When BLANK is GND, all constantcurrent outputs are turned on except that the output is set to 0 in the 48-bit output on-off data latch. When BLANK is VCC, all outputs are forced off. The LED lamp grayscale can be controlled by the BLANK low pulse duration.

![](_page_34_Picture_0.jpeg)

### 9.2.3 Application Curves

One LED connected to each output. BLANK low pulse duration = 40 ns.

![](_page_34_Figure_5.jpeg)

Copyright © 2014, Texas Instruments Incorporated

(2)

### **10 Power Supply Recommendations**

The V<sub>CC</sub> power-supply voltage should be well regulated. An electrolytic capacitor must be used to reduce the voltage ripple to less than 5% of the input voltage. Furthermore, the V<sub>LED</sub> voltage should be set to the voltage calculated by Equation 2:

V<sub>LED</sub> ≥ LED Maximum V<sub>F</sub> × Number of LED Lamps Connected in Series + 0.4 V (5 mA for MC Data Example)

where:

• V<sub>F</sub> = Forward voltage

Because the total current of the constant-current output is large, some electrolytic capacitors must be used to prevent the OUTX*n* pin voltage from dropping lower than the calculated voltage from Equation 2.

### 11 Layout

#### 11.1 Layout Guidelines

- 1. The decoupling capacitor should be placed near the VCC and GND pin.
- 2. The GND pattern should be routed as widely as possible for large GND currents. Maximum GND current is approximately 1.52 A.
- 3. The routing between the LED cathode side and the device OUTX*n* should be routed to be as short and straight as possible to reduce wire inductance.
- 4. The PowerPAD should be connected to the GND layer because the pad is connected to GND internally. The PowerPAD also should be connected to the heat sink layer to reduce device temperature.

![](_page_35_Picture_16.jpeg)

![](_page_36_Picture_0.jpeg)

#### 11.2 Layout Example

![](_page_36_Figure_4.jpeg)

Figure 41. Layout Example

### 12 器件和文档支持

### 12.1 器件支持

### 12.1.1 开发支持

要获得 LED 驱动器解决方案,请访问 http://www.ti.com.cn/solution/cn/lighting\_signage。

### 12.2 文档支持

12.2.1 相关文档

相关文档如下:

• 《PowerPAD™ 耐热增强型封装应用报告》, SLMA002

### 12.3 Trademarks

All trademarks are the property of their respective owners.

### 12.4 Electrostatic Discharge Caution

![](_page_37_Picture_14.jpeg)

These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### 12.5 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms and definitions.

### 13 机械封装和可订购信息

以下页中包括机械封装和可订购信息。 这些信息是针对指定器件可提供的最新数据。 这些数据会在无通知且不对 本文档进行修订的情况下发生改变。 欲获得该数据表的浏览器版本,请查阅左侧的导航栏。

#### 重要声明

德州仪器(TI)及其下属子公司有权根据 JESD46 最新标准,对所提供的产品和服务进行更正、修改、增强、改进或其它更改,并有权根据 JESD48 最新标准中止提供任何产品和服务。客户在下订单前应获取最新的相关信息,并验证这些信息是否完整且是最新的。所有产品的销售 都遵循在订单确认时所提供的TI 销售条款与条件。

TI保证其所销售的组件的性能符合产品销售时 TI 半导体产品销售条件与条款的适用规范。仅在 TI 保证的范围内,且 TI 认为有必要时才会使用测试或其它质量控制技术。除非适用法律做出了硬性规定,否则没有必要对每种组件的所有参数进行测试。

TI 对应用帮助或客户产品设计不承担任何义务。客户应对其使用 TI 组件的产品和应用自行负责。为尽量减小与客户产品和应 用相关的风险,客户应提供充分的设计与操作安全措施。

TI不对任何 TI 专利权、版权、屏蔽作品权或其它与使用了 TI 组件或服务的组合设备、机器或流程相关的 TI 知识产权中授予 的直接或隐含权 限作出任何保证或解释。TI 所发布的与第三方产品或服务有关的信息,不能构成从 TI 获得使用这些产品或服 务的许可、授权、或认可。使用此类信息可能需要获得第三方的专利权或其它知识产权方面的许可,或是 TI 的专利权或其它 知识产权方面的许可。

对于 TI 的产品手册或数据表中 TI 信息的重要部分,仅在没有对内容进行任何篡改且带有相关授权、条件、限制和声明的情况 下才允许进行 复制。TI 对此类篡改过的文件不承担任何责任或义务。复制第三方的信息可能需要服从额外的限制条件。

在转售 TI 组件或服务时,如果对该组件或服务参数的陈述与 TI 标明的参数相比存在差异或虚假成分,则会失去相关 TI 组件 或服务的所有明 示或暗示授权,且这是不正当的、欺诈性商业行为。TI 对任何此类虚假陈述均不承担任何责任或义务。

客户认可并同意,尽管任何应用相关信息或支持仍可能由 TI 提供,但他们将独力负责满足与其产品及在其应用中使用 TI 产品 相关的所有法 律、法规和安全相关要求。客户声明并同意,他们具备制定与实施安全措施所需的全部专业技术和知识,可预见 故障的危险后果、监测故障 及其后果、降低有可能造成人身伤害的故障的发生机率并采取适当的补救措施。客户将全额赔偿因 在此类安全关键应用中使用任何 TI 组件而 对 TI 及其代理造成的任何损失。

在某些场合中,为了推进安全相关应用有可能对 TI 组件进行特别的促销。TI 的目标是利用此类组件帮助客户设计和创立其特 有的可满足适用的功能安全性标准和要求的终端产品解决方案。尽管如此,此类组件仍然服从这些条款。

TI 组件未获得用于 FDA Class III(或类似的生命攸关医疗设备)的授权许可,除非各方授权官员已经达成了专门管控此类使 用的特别协议。

只有那些 TI 特别注明属于军用等级或"增强型塑料"的 TI 组件才是设计或专门用于军事/航空应用或环境的。购买者认可并同 意,对并非指定面向军事或航空航天用途的 TI 组件进行军事或航空航天方面的应用,其风险由客户单独承担,并且由客户独 力负责满足与此类使用相关的所有法律和法规要求。

TI 己明确指定符合 ISO/TS16949 要求的产品,这些产品主要用于汽车。在任何情况下,因使用非指定产品而无法达到 ISO/TS16949 要求,TI不承担任何责任。

|                | 产品                                 | 应用           |                          |
|----------------|------------------------------------|--------------|--------------------------|
| 数字音频           | www.ti.com.cn/audio                | 通信与电信        | www.ti.com.cn/telecom    |
| 放大器和线性器件       | www.ti.com.cn/amplifiers           | 计算机及周边       | www.ti.com.cn/computer   |
| 数据转换器          | www.ti.com.cn/dataconverters       | 消费电子         | www.ti.com/consumer-apps |
| <b>DLP®</b> 产品 | www.dlp.com                        | 能源           | www.ti.com/energy        |
| DSP - 数字信号处理器  | www.ti.com.cn/dsp                  | 工业应用         | www.ti.com.cn/industrial |
| 时钟和计时器         | www.ti.com.cn/clockandtimers       | 医疗电子         | www.ti.com.cn/medical    |
| 接口             | www.ti.com.cn/interface            | 安防应用         | www.ti.com.cn/security   |
| 逻辑             | www.ti.com.cn/logic                | 汽车电子         | www.ti.com.cn/automotive |
| 电源管理           | www.ti.com.cn/power                | 视频和影像        | www.ti.com.cn/video      |
| 微控制器 (MCU)     | www.ti.com.cn/microcontrollers     |              |                          |
| RFID 系统        | www.ti.com.cn/rfidsys              |              |                          |
| OMAP应用处理器      | www.ti.com/omap                    |              |                          |
| 无线连通性          | www.ti.com.cn/wirelessconnectivity | 德州仪器在线技术支持社区 | www.deyisupport.com      |
|                |                                    |              |                          |

邮寄地址: 上海市浦东新区世纪大道1568 号,中建大厦32 楼邮政编码: 200122 Copyright © 2014, 德州仪器半导体技术(上海)有限公司

![](_page_39_Picture_0.jpeg)

10-Dec-2020

### PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| TLC5954RTQR      | ACTIVE        | QFN          | RTQ                | 56   | 2000           | RoHS & Green    | NIPDAU                               | Level-3-260C-168 HR  | -40 to 85    | TLC5954                 | Samples |
| TLC5954RTQT      | ACTIVE        | QFN          | RTQ                | 56   | 250            | RoHS & Green    | NIPDAU                               | Level-3-260C-168 HR  | -40 to 85    | TLC5954                 | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

![](_page_40_Picture_0.jpeg)

www.ti.com

## PACKAGE OPTION ADDENDUM

10-Dec-2020

# **RTQ 56**

8 x 8, 0.5 mm pitch

# **GENERIC PACKAGE VIEW**

### VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD

![](_page_41_Picture_5.jpeg)

Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

![](_page_41_Picture_7.jpeg)

# RTQ0056G

# **PACKAGE OUTLINE**

### VQFN - 1 mm max height

PLASTIC QUAD FLATPACK-NO LEAD

![](_page_42_Figure_4.jpeg)

NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.

![](_page_42_Picture_9.jpeg)

# RTQ0056G

# **EXAMPLE BOARD LAYOUT**

### VQFN - 1 mm max height

PLASTIC QUAD FLATPACK-NO LEAD

![](_page_43_Figure_4.jpeg)

NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. it is recommended thar vias under paste be filled, plugged or tented.

![](_page_43_Picture_8.jpeg)

# RTQ0056G

# **EXAMPLE STENCIL DESIGN**

### VQFN - 1 mm max height

PLASTIC QUAD FLATPACK-NO LEAD

![](_page_44_Figure_4.jpeg)

NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations..

![](_page_44_Picture_7.jpeg)

#### 重要声明和免责声明

Ⅱ 均以"原样"提供技术性及可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证其中不含任何瑕疵,且不做任何明示或暗示的担保,包括但不限于对适销性、适合某特定用途或不侵犯任何第三方知识产权的暗示担保。

所述资源可供专业开发人员应用TI产品进行设计使用。您将对以下行为独自承担全部责任:(1)针对您的应用选择合适的TI产品;(2)设计、 验证并测试您的应用;(3)确保您的应用满足相应标准以及任何其他安全、安保或其他要求。所述资源如有变更,恕不另行通知。TI对您使用 所述资源的授权仅限于开发资源所涉及TI产品的相关应用。除此之外不得复制或展示所述资源,也不提供其它TI或任何第三方的知识产权授权 许可。如因使用所述资源而产生任何索赔、赔偿、成本、损失及债务等,TI对此概不负责,并且您须赔偿由此对TI及其代表造成的损害。

TI所提供产品均受TI的销售条款 (http://www.ti.com.cn/zh-cn/legal/termsofsale.html) 以及ti.com.cn上或随附TI产品提供的其他可适用条款的约束。TI提供所述资源并不扩展或以其他方式更改TI 针对TI 产品所发布的可适用的担保范围或担保免责声明。

邮寄地址:上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码: 200122 Copyright © 2020 德州仪器半导体技术(上海)有限公司