TLC59581 ZHCSEA1 - OCTOBER 2015 # TLC59581 具有预充电 FET、LOD Caterpillar 消除功能和显示数据存储器 目支持 32 路多路复用的 48 通道 16 位 ES-PWM LED 驱动器 ## 特性 - 48 个恒定灌电流输出通道 - 具有最大亮度控制 (BC)/最大颜色亮度控制 (CC) 数 据的灌电流: - 5 VCC 时为 25mA - 3.3 VCC 时为 20mA - 全局亮度控制 (BC): 3位(8步长) - 每个颜色组的颜色亮度控制 (CC): 9位(512步长),分为三组 - 发光二极管 (LED) 电源电压高达 10V - V<sub>CC</sub> = 3.0V 至 5.5V - 恒流精度 - 通道到通道 = ±1% (典型值), ±3% (最大 值) - 器件到器件 = ±1% (典型值), ±2% (最大 信) - 数据传输速率: 25MHz - 灰度时钟频率: 33MHz - 预充电场效应晶体管 (FET) 可避免重影现象 - 增强电路可消除 Caterpillar 效应 - 低灰度增强 - LED 开路检测 (LOD) - 热关断 (TSD) - 运行温度: -40°C 至 85°C ## 2 应用范围 - 采用多路复用系统的 LED视频显示屏 - 采用多路复用系统的 LED 信号板 - 高刷新率、高密度的 LED 面板 ## 3 说明 TLC59581 是一款 48 通道恒定灌电流驱动器。每个通 道都具有单独可调的 65536 步长脉宽调制 (PWM) 灰 度 (GS) 亮度控制。 输出通道分为三组。各组都具有 512 步长颜色亮度控 制 (CC) 功能。CC 可调节颜色之间的亮度。全部 48 通道的最大电流值可通过 8 步长全局亮度控制 (BC) 功 能设置。BC 调节 LED 驱动器之间的亮度偏差。可通 过一个串行接口端口访问 GS、CC 和 BC 数据。 TLC59581 具有一个错误标志: LED 开路检测 (LOD)。该标志可通过串行接口端口读取。为解决开路 LED 引发的此类 caterpillar 问题, TLC59581 器件具 有一个增强型电路。该电路可提供 caterpillar 效应消 除、热关断 (TSD) 和 IREF 电阻短路保护 (ISP) 功能, 以确保较高的系统稳定性。TLC59581 器件还具有节电 模式,可在输出全部关闭后将总流耗降为 0.8mA (典 型值)。TLC59581 器件是一款提升多路复用面板低灰 度显示模式性能的良好解决方案。 请参见应用笔记《使用 TLC59581 构建高密度、高刷 新率多路复用 LED 面板》, SLVA744。 #### 器件信息の | 器件型号 | 封装 | 封装尺寸 (标称值) | |----------|-----------|-----------------| | TLC59581 | VQFN (56) | 8.00mm x 8.00mm | (1) 要了解所有可用封装,请见数据表末尾的可订购产品附录。 典型应用电路原理图(以菊花链方式连接的多个 TLC59581) | 1<br>2<br>3<br>4 | 特性 | 8 | Detailed Description 8.1 Overview 8.2 Functional Block Diagram 8.3 Device Functional Modes | 15<br>16 | |------------------|-----------------------------------------------|----|-----------------------------------------------------------------------------------------------|----------| | 5 | Pin Configuration and Functions | 9 | Application and Implementation | 21 | | 6 | Specifications6 | 10 | Power Supply Recommendations | 21 | | | 6.1 Absolute Maximum Ratings 6 | 11 | Layout | 21 | | | 6.2 ESD Ratings | | 11.1 Layout Guidelines | 21 | | | 6.3 Recommended Operating Conditions 6 | | 11.2 Layout Example | | | | 6.4 Thermal Information | 12 | 器件和文档支持 | 22 | | | 6.5 Electrical Characteristics 8 | | 12.1 社区资源 | 22 | | | 6.6 Typical Characteristics 10 | | 12.2 相关链接 | 22 | | 7 | Parameter Measurement Information 12 | | 12.3 商标 | | | | 7.1 Pin Equivalent Input and Output Schematic | | 12.4 静电放电警告 | 22 | | | Diagrams12 | | 12.5 Glossary | 22 | | | 7.2 Timing Diagrams | 13 | 机械、封装和可订购信息 | 23 | # 4 修订历史记录 | 日期 | 修订版本 | 注释 | |----------|------|---------| | 2015年10月 | * | 最初发布版本。 | ## Pin Configuration and Functions ## **Pin Functions** | PIN NAME NO. | | I/O | DESCRIPTION | | | |--------------|-----------------------------------------------------------------------------------------------------------------------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | | | 1/0 | | | | | GCLK | 29 | I | Grayscale(GS) pulse width modulation (PWM) reference clock control for OUTXn. Each GCLK rising edge increase the GS counter by 1 for PWM control. | | | | GND | ThermalPad | _ | Power ground. The thermal pad must be soldered to GND on PCB. | | | | IREF | 1 | _ | Maximum constant-current value setting. The OUTR0 to OUTB15 maximum constant output current are set to the desired values by connecting an external resistor between IREF and IREFGND. See <sup>(1)</sup> for more detail. The external resistor should be placed close to the device. | | | | IREFGND | 56 | _ | Analog ground. Dedicated ground pin for the external IREF resistor. This pin should be connected to analog ground trace which is connected to power ground near the common GND point of board. | | | | LAT | AT 27 I The LAT falling edge latches the data from the common shift register memory or function control (FC) register FC1 or FC2. | | The LAT falling edge latches the data from the common shift register into the GS data memory or function control (FC) register FC1 or FC2. | | | The deviation of each output in same color group (OUTR0~15 or OUTG0~15 or OUTB0~15) from the average of same color group constant current. The deviation is calculated by the formula. (X = R or G or B, n = 0~15) $$\Delta(\%) = \left[ \frac{IOUTXn}{\frac{(IOUTX0 + IOUTX1 + ... + IOUTX14 + IOUTX15)}{16}} - 1 \right] \times 100$$ # Pin Functions (continued) | Р | IN | | | | | | |--------|-------------------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | NAME | NO. | I/O | DESCRIPTION | | | | | OUTR0 | 8 | | | | | | | OUTR1 | 11 | | | | | | | OUTR2 | 14 | | | | | | | OUTR3 | 17 | | | | | | | OUTR4 | 20 | | | | | | | OUTR5 | 23 | | | | | | | OUTR6 | 30 | | | | | | | OUTR7 | | 0 | Constant current output for RED LED. Multiple outputs can be tied together to increase the constant current capability. Different voltages can be applied to each output. These outputs | | | | | OUTR8 | 36 | U | are turned on-off by GCLK signal and the data in GS data memory. | | | | | OUTR9 | 39 | | | | | | | OUTR10 | 44 | | | | | | | OUTR11 | 47 | | | | | | | OUTR12 | 50 | | | | | | | OUTR13 | 53 | | | | | | | OUTR14 | 2 | | | | | | | OUTR15 | 5 | | | | | | | OUTG0 | 9 | | | | | | | OUTG1 | 12 | | | | | | | OUTG2 | 15 | | | | | | | OUTG3 | 18 | | | | | | | OUTG4 | 21 | | | | | | | OUTG5 | 24 | | | | | | | OUTG6 | 31 | | | | | | | OUTG7 | 34 | 0 | Constant current output for GREEN LED. Multiple outputs can be tied together to increase the constant current capability. Different voltages can be applied to each output. These | | | | | OUTG8 | 37 | O | outputs are turned on-off by GCLK signal and the data in GS data memory. | | | | | OUTG9 | 40 | | | | | | | OUTG10 | OUTG10 45 OUTG11 48 OUTG12 51 | | | | | | | OUTG11 | | | | | | | | OUTG12 | | | | | | | | OUTG13 | 54 | | | | | | | OUTG14 | 3 | | | | | | | OUTG15 | 6 | | | | | | # Pin Functions (continued) | Р | IN | 1/0 | DECORPORTION | | | |--------|-----|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | NAME | NO. | 1/0 | DESCRIPTION | | | | OUTB0 | 10 | | | | | | OUTB1 | 13 | | | | | | OUTB2 | 16 | | | | | | OUTB3 | 19 | | | | | | OUTB4 | 22 | | | | | | OUTB5 | 25 | | | | | | OUTB6 | 32 | | | | | | OUTB7 | 35 | - 0 | Constant current output for BLUE LED. Multiple outputs can be tied together to increase the constant current capability. Different voltages can be applied to each output. These outputs | | | | OUTB8 | 38 | | are turned on-off by GCLK signal and the data in GS data memory. | | | | OUTB9 | 41 | | | | | | OUTB10 | 46 | | | | | | OUTB11 | 49 | | | | | | OUTB12 | 52 | | | | | | OUTB13 | 55 | | | | | | OUTB14 | 4 | | | | | | OUTB15 | 7 | | | | | | SCLK | 28 | I | Serial data shift clock. Data present on SIN are shifted to the 48-bit common shift register LSB with the SCLK rising edge. Data in the shift register are shifted towards the MSB at each SCLK rising edge. The common shift register MSB appears on SOUT. | | | | SIN | 26 | I | Serial data input of the 48-bit common shift register. When SIN is high level, the LSB is set to '1' for only one SCLK input rising edge. If two SCLK rising edges are input while SIN is high, then the 48-bit shift register LSB and LSB+1 are set to '1'. When SIN is low, the LSB is set to '0' at the SCLK input rising edge. Serial data output of the 48-bit common shift register. SOUT is connected to the MSB of the register. | | | | SOUT | 42 | 0 | | | | | VCC | 43 | | Power-supply voltage. | | | ## 6 Specifications ## 6.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup> | | PAR | MIN | MAX | UNIT | | |---------------------------------|---------------------------------------------|------------------------------|------|----------------------|----| | V <sub>CC</sub> <sup>(2)</sup> | Supply voltage | VCC | 0.3 | 6.0 | V | | I <sub>OUT</sub> | Output current (dc) | OUTx0 to OUTx15, x = R, G, B | | 30 | mA | | V <sub>IN</sub> <sup>(2)</sup> | Input voltage | SIN, SCLK, LAT, GCLK, IREF | -0.3 | V <sub>CC</sub> +0.3 | V | | v (2) | 0 | SOUT | -0.3 | V <sub>CC</sub> +0.3 | V | | V <sub>OUT</sub> <sup>(2)</sup> | Output voltage OUTx0 to OUTx15, x = R, G, B | | -0.3 | 11 | V | | $T_{J(MAX)}$ | Operating junction temperate | ıre | | 150 | °C | | T <sub>STG</sub> | Storage temperature range | | -55 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. (2) All voltage values are with respect to device ground terminal. ## 6.2 ESD Ratings | | | | MIN | MAX | UNIT | |-------------------------|---------------|-------------------------------------------------------------------------------|-----|------|---------------------------------------| | v (1) | Electrostatic | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins (2) | 0 | 4000 | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | | V <sub>(ESD)</sub> ('') | discharge | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins (3) | 0 | 1000 | V | <sup>(1)</sup> Electrostatic discharge (ESD) measures device sensitivity and immunity to damage caused by assembly line electrostatic discharges into the device. ## 6.3 Recommended Operating Conditions At $T_A = -40$ °C to 85°C, unless otherwise noted | | | | MIN | NOM | MAX | UNIT | |-----------------|----------------------------------|-------------------------------------------------------------------------------------|-----------|-----|--------------|------| | DC CHA | RACTERISTICS, VCC = 3 V to 5.5 V | | | | | | | V <sub>CC</sub> | Supply voltage | | 3 | | 5.5 | V | | Vo | Voltage applied to output | OUTx0 to OUTx15, x = R, G, B | | | 10 | V | | V <sub>IH</sub> | High level input voltage | SIN, SCLK, LAT, GCLK | 0.7 × VCC | | VCC | V | | V <sub>IL</sub> | Low level input voltage | SIN, SCLK, LAT, GCLK | GND | | 0.3 ×<br>VCC | V | | I <sub>OH</sub> | High level output current | SOUT | | | -2 | mA | | I <sub>OL</sub> | Low level output current | SOUT | | | 2 | mA | | | Constant output sink ourrest | OUTx0 to OUTx15, $x = R$ , $G$ , $B$ , $3 \lor 5 \lor CC 5 \lor 3.6 \lor C$ | | | 20 | A | | lolc | Constant output sink current | OUTx0 to OUTx15, $x = R$ , $G$ , $B$ , $4 \text{ V} < \text{VCC} \le 5.5 \text{ V}$ | | | 25 | mA | | T <sub>A</sub> | Operating free air temperature | | -40 | | 85 | °C | | TJ | Operation junction temperature | | -40 | | 125 | °C | <sup>(2)</sup> Level listed above is the passing level per ANSI, ESDA, and JEDEC JS-001. JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. <sup>(3)</sup> Level listed above is the passing level per EIA-JEDEC JESD22-C101. JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. # **Recommended Operating Conditions (continued)** At $T_A = -40$ °C to 85°C, unless otherwise noted | | | | MIN | NOM | MAX | UNIT | |------------------------|-----------------------------------------------|------------------------------------------------------------------------------------------------|------|-----|-----|------| | AC CHARA | CTERISTICS, VCC = 3 V to 5.5 V <sup>(1)</sup> | 1 | | | • | | | F <sub>CLK(SCLK)</sub> | Data shift clock frequency | SCLK | | | 25 | MHz | | F <sub>CLK(GCLK)</sub> | Grayscale control clock frequency | GCLK | | | 33 | MHz | | t <sub>WH0</sub> | | SCLK | 10 | | | | | t <sub>WL0</sub> | Pulse duration S | SCLK | 10 | | | | | t <sub>WH1</sub> | | GCLK | 15 | | | ns | | t <sub>WL1</sub> | | GCLK | 10 | | | | | t <sub>SU0</sub> | Sotup time | SIN - SCLK↑ | 2 | | | | | t <sub>SU1</sub> | | LAT↑ - SCLK↑ | 3 | | | | | | | LAT↓ - SCLK↑ | 5 | | | ns | | t <sub>SU2</sub> | | LAT↓ - SCLK↑, for READSID,<br>READFC1, and READFC2 | 50 | | | 113 | | t <sub>SU3</sub> | | LAT↓ (Vsync command) - GCLK↑ | 2500 | | | | | t <sub>SU4</sub> | | The last LAT↓ for no all '0' data latching to resume normal mode – GCLK↑, PSAVE_ENA bit = '1b' | 50 | | | μS | | t <sub>SU5</sub> | | The last GCLK↑ - the 1st GCLK↑ of next line | 20 | | | ns | | t <sub>H0</sub> | | SCLK↑ - SIN | 2 | | | | | t <sub>H1</sub> | Hold time | SCLK↑ - LAT↑ | 2 | | | ns | | t <sub>H2</sub> | | SCLK↑ - LAT↓ | 13 | | | | <sup>(1)</sup> Specified by design ## 6.4 Thermal Information | | | TLC59581 | | |----------------------|----------------------------------------------|----------|------| | | THERMAL METRIC <sup>(1)</sup> | RTQ | UNIT | | | | 56 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 27.4 | °C/W | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | 13.6 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 5.5 | °C/W | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 0.2 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 5.5 | °C/W | | $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | 0.8 | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953. # TEXAS INSTRUMENTS ## 6.5 Electrical Characteristics At $V_{CC}$ = 3.0 V to 5.5 V and $T_A$ = -40°C to 85°C, VLED = 5.0 V; Typical values are at $V_{CC}$ = 3.3 V, $T_A$ = 25°C (unless otherwise noted). | PARAMETER | | | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | |--------------------|--------------------------------------------------------------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|-------|-----------------|------|--| | V <sub>OH</sub> | 0.44 | High | I <sub>OH</sub> = -2 mA at SOUT | V <sub>CC</sub> -0.4 | | V <sub>CC</sub> | V | | | V <sub>OL</sub> | Output voltage | Low | I <sub>OL</sub> = 2 mA at SOUT | | | 0.4 | V | | | $V_{LOD0}$ | | | LODVTH = 00b | 0.12 | 0.2 | 0.28 | | | | $V_{LOD1}$ | 1.50 | | LODVTH = 01b | 0.32 | 0.4 | 0.48 | | | | $V_{LOD2}$ | LED open detection threshold | | LODVTH = 10b | 0.52 | 0.6 | 0.68 | V | | | $V_{LOD3}$ | | | LODVTH = 11b | 0.72 | 0.8 | 0.88 | | | | V <sub>IREF</sub> | Reference voltage output | | $R_{IREF} = 6.2 \text{ k}\Omega$ (1 mA target), BC = 0h, CCR/G/B = 81h | 1.19 | 1.209 | 1.228 | V | | | I <sub>IN</sub> | Input current (SIN, SCLK) | | $V_{IN} = V_{CC}$ or GND | -1 | | 1 | μΑ | | | I <sub>CC0</sub> | | | $\label{eq:sin/sclk/lat/gsclk} \begin{split} & \text{SIN/SCLK/LAT/GSCLK} = \text{GND}, \ \text{GSn} = 0000\text{h}, \ \text{BC} = 0\text{h}, \\ & \text{CCR/G/B} = 100\text{h}, \ \text{PCHG\_EN} = 0, \ \text{VOUTn} = \text{V}_{\text{CC}}, \\ & \text{RIREF} = \text{OPEN} \end{split}$ | | 9 | 11 | | | | I <sub>CC1</sub> | | | SIN/SCLK/LAT/GSCK = GND, GSn = 0000h, BC = 4h, CCR/G/B = 140h, VOUTn Floating, PCHG_EN = 0, RIREF = 7.5 k $\Omega$ (Io = 10 mA target) | | 11 | 13 | mA | | | I <sub>CC2</sub> | Supply current (V <sub>CC</sub> ) | | SIN/SCLK/LAT = GND, GCLK = 33 MHz, T <sub>SU5</sub> = 200 nS, 8+8 mode, GSn = FFFFh, BC = 4h, CCR/G/B = 140h, VOUTn = 1 V when channel on, VOUTn = V <sub>CC</sub> when channel off. PCHG_EN = 0 | | 25 | 31 | | | | I <sub>CC3</sub> | | | SIN/SCLK/LAT = GND, GCLK = 33 MHz, TSU5 = 200 nS, 8+8 mode, GSn = FFFFh, BC = 7h, CCR/G/B = 1FFh, VOUTn = 1 V when channel on, VOUTn = V <sub>CC</sub> when channel off. PCHG_EN = 0 | | 28 | 33 | | | | I <sub>CC4</sub> | | | In power save mode and PCHG_EN = 1 | | 1 | 1.4 | | | | ΔI <sub>OLC0</sub> | Constant current error (OUTx0-15, x = R/G/B) Channel-to-channel <sup>(1)</sup> | | All OUTn = on, BC = 0h, CCR/G/B = 81h, VOUTn = VOUTfix = 1 V, RIREF = 6.2 $k\Omega$ (1 mA target), $T_A = 25^{\circ}\text{C}$ , at same color grouped output of OUTR0-15, OUTG0-15 and OUTB0-15 | ±1% | | ±3% | | | | ΔI <sub>OLC1</sub> | Constant current error (OUTx0-15, x = R/G/B) Device-to-device <sup>(2)</sup> | | All OUTn = on, BC = 0h, CCR/G/B = 81h, VOUTn = VOUTfix = 1 V, RIREF = 6.2 $k\Omega$ (1 mA target), $T_A$ = 25°C, at same color grouped output of OUTR0-15, OUTG0-15 and OUTB0-15 | | ±1% | ±2% | | | | ΔI <sub>OLC2</sub> | Line regulation <sup>(3)</sup> | | $V_{CC}$ = 3.0 to 5.5 V, All OUTn = on, BC = 0h, CCR/G/B = 81h, VOUTn = VOUTfix = 1 V, RIREF = 6.2 k $\Omega$ (1 mA target) | | ±1 | ±1.5 | %/V | | (1) The deviation of each output in same color group (OUTR0~15 or OUTG0~15 or OUTB0~15) from the average of same color group constant current. The deviation is calculated by the formula. (X = R or G or B, n = 0~15) $$\Delta(\%) = \left| \frac{IOUTXn}{\frac{(IOUTX0 + IOUTX1 + ... + IOUTX14 + IOUTX15)}{16}} - 1 \right| \times 100$$ (2) The deviation of the average of constant-current in each color group from the ideal constant-current value. (X = R or G or B): $$\Delta(\%) = \begin{bmatrix} \frac{\text{(IOUTX0 + IOUTX1 + ... + IOUTX15)}}{16} - \frac{\text{(Ideal Output Current)}}{\text{Ideal Output Current}} \\ \times 100 \end{bmatrix} \times 100$$ Ideal current is calculated by the following equation: Ideal Output (mA) = Gain $\times \left[ \frac{V_{IREF}}{R_{IRFF}(\Omega)} \right] \times CCR$ (or CCG, CCB)/511d, VIREF = 1.209V (Typ), Refer to Table 1 for the Gain at chosen BC. (3) Line regulation is calculated by the following equation. (X = R or G or B, n = 0~15): $$\Delta \text{(\%V)} = \left[ \frac{\text{(IOUTXn at VCC = 5.5V)} - \text{(IOUTXn at VCC = 3.0V)}}{\text{(IOUTXn at VCC = 3.0V)}} \right] \times \frac{100}{5.5V - 3V}$$ # **Electrical Characteristics (continued)** At $V_{CC}$ = 3.0 V to 5.5 V and $T_A$ = -40°C to 85°C, VLED = 5.0 V; Typical values are at $V_{CC}$ = 3.3 V, $T_A$ = 25°C (unless otherwise noted). | | PARAMETER | | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------|--------------------------------------------------------------------------------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|------|------| | ΔI <sub>OLC3</sub> | Load regulation <sup>(4)</sup> | | All OUTn = on, BC = 0h, CCR/G/B = 81h, VOUTn = 1 to 3 V, VOUTfix = 1 V, RIREF = $6.2 \text{ k}\Omega$ (1 mA target) | | ±1 | ±1.5 | %/V | | ΔI <sub>OLC4</sub> | Constant current error (OUTx0-15, x = R/G/B) Channel-to-channel <sup>(1)</sup> | | All OUTn = on, BC = 7h, CCR/G/B = 1F7h, VOUTn = VOUTfix = 1 V, RIREF = 7.5 k $\Omega$ (25 mA target), T <sub>A</sub> = 25°C, at same color grouped output of OUTR0-15, OUTG0-15 & OUTB0-15 | | ±1% | ±3% | | | ΔI <sub>OLC5</sub> | Constant current error (OUTx0-15, x = R/G/B) Device-to-device <sup>(2)</sup> | | All OUTn = on, BC = 7h, CCR/G/B = 1F7h, VOUTn = VOUTfix = 1 V, RIREF = 7.5 k $\Omega$ (25 mA target), T <sub>A</sub> = 25°C, at same color grouped output of OUTR0-15, OUTG0-15 and OUTB0-15 | | ±1% | ±2% | | | $\Delta I_{OLC6}$ | Line regulation <sup>(3)</sup> | | $V_{CC}$ = 3.0 to 5.5 V, All OUTn = on, BC = 7h, CCR/G/B = 1F7h, VOUTn = VOUTfix = 1 V, RIREF = 7.5 k $\Omega$ (25 mA target) | | ±1 | ±1.5 | %/V | | ΔI <sub>OLC7</sub> | Load regulation <sup>(4)</sup> | | All OUTn = on, BC = 7h, CCR/G/B = 1F7h, VOUTn = 1 to 3 V, VOUTfix = 1 V, RIREF = $7.5 \text{ k}\Omega$ (25 mA target) | | ±1 | ±1.5 | %/V | | T <sub>TSD</sub> | Thermal shutdown threshold <sup>(5)</sup> | | | 160 | 170 | 180 | °C | | T <sub>HYS</sub> | Thermal shutdown hysterisis | | | | 10 | | °C | | V <sub>ISP(in)</sub> | IREF resistor short protection threshold | | | 0.15 | 0.195 | | V | | V <sub>ISP(out)</sub> | IREF resistor short-protection release threshold | | | | 0.325 | 0.4 | V | | R <sub>PDWN</sub> | Pull-down resistor | | LAT | 250 | 500 | 750 | kΩ | | R <sub>PUP</sub> | Pull-up resistor | | GCLK | 250 | 500 | 750 | kΩ | | V <sub>knee</sub> (5) | Knee voltage (OUTX 0~ | 15), X = R/G/B | All OUTn = on, BC = 4h, CCR/G/B = 137h, RIREF = 7.5 k $\Omega$ . (lo = 10 mA target) | | 0.32 | 0.35 | V | $$\text{(4)} \quad \text{Load regulation is calculated by the following equation. (X = R \text{ or G or B}, \text{ n} = 0 \sim 15):} \\ \Delta \left(\%V\right) = \left[\frac{(\text{IOUTXn at VOUTXn} = 3V) - \left(\text{IOUTXn at VOUTXn} = 1V\right)}{\left(\text{IOUTXn at VOUTXn} = 1V\right)}\right] \times \frac{100}{3V - 1V}$$ (5) Specified by design. ## 6.6 Typical Characteristics $V_{CC} = 3.3 \text{ V}$ and $T_A = 25^{\circ}\text{C}$ , unless otherwise noted. ## **Typical Characteristics (continued)** $V_{CC} = 3.3 \text{ V}$ and $T_A = 25^{\circ}\text{C}$ , unless otherwise noted. # 7 Parameter Measurement Information # 7.1 Pin Equivalent Input and Output Schematic Diagrams 12 # Pin Equivalent Input and Output Schematic Diagrams (continued) ## 7.1.1 Test Circuits - (1) CL includes measurement probe and jig capacitance. - (2) X = R or G or B, n = 0~15 - (1) CL includes measurement probe and jig capacitance. Figure 16. Rise and Fall Time Test Circuit for OUTXn Figure 17. Rise and Fall Time Test Circuit for SOUT Figure 18. Constant Current Test Circuit for OUTXn # TEXAS INSTRUMENTS # 7.2 Timing Diagrams $\mathbf{t}_{\mathrm{WH0}}, \mathbf{t}_{\mathrm{WL0}}, \mathbf{t}_{\mathrm{WH1}}, \mathbf{t}_{\mathrm{WL1}}, \mathbf{t}_{\mathrm{WH2}}$ $t_{\rm SU0}, t_{\rm SU1}, t_{\rm SU2}, t_{\rm SU3}, t_{\rm SU4}, t_{\rm H0}, t_{\rm H1}, t_{\rm H2}$ - (1) Input pulse rise and fall time is 1~3ns - (2) $8 + 8 \mod (SEL_PWM = 0)$ Figure 19. Timing Diagrams # 8 Detailed Description #### 8.1 Overview www.ti.com.cn The TLC59581 device is a 48-channel constant-current sink driver for multiplexing system with 1 to 32 duty ratio. Each channel has an individually-adjustable, 65536-step, pulse width modulation (PWM) grayscale (GS). 48-kbit display memory is implemented to increase the visual refresh rate and to decrease the GS data writing frequency. The TLC59581 device's support output current ranges from 1 mA to 25 mA; channel-to-channel accuracy is 3% max, and device-to-device accuracy is 2% max in all current range. The device also implements Low Gray Scale Enhancement (LGSE) technology to improve the display quality at low grayscale condition. These features make the TLC59581 device more suitable for high-density multiplexing application. The output channels are divided into three groups. Each group has a 512-step color brightness control (CC). CC adjusts brightness control between colors. The maximum current value of all 48 channels can be set by 8-step global brightness control (BC). BC adjusts brightness deviation between LED drivers. GS, CC and BC data are accessible through a serial interface port. The TLC59581 device has one error flag: the LED open detection (LOD), which can be read through a serial interface port. The TLC59581 device has an enhanced circuit to resolve this caterpillar issue caused by an open LED. Thermal shut down (TSD) and $I_{REF}$ resistor short protection (ISP) ensure a higher system reliability. The TLC59581 device also has a power-save mode that sets the total current consumption to 0.8 mA (typical) when all outputs are off. ## 8.2 Functional Block Diagram #### 8.3 Device Functional Modes After power on, all OUTXn of the TLC59581 device are turned off. All the internal counters and function control registers (FC1/FC2) are initialized. The following list is a brief summary of the sequence to operate the TLC59581 driver that gives users a general idea of how the device works. The function block related to each step is detailed in subsequent sections. - 1. According to required LED current, choose BC & CC code, select the current-programming resistor RIREF. - 2. Send WRTFC command to set FC1/2 register value if the default value need be changed. - 3. Write GS data of all lines (max 32 lines) into one of the two memory BANKs. - 4. Send Vsync command, the BANK with the GS data written just now will be displayed. - 5. Input GCLK continuously, 257GCLK (or 129GCLK) as a segment. Between the interval of two segments, supply voltage should be switched from one line to next line accordingly. - 6. During the same period of step 5, GS data for next frame should be written into another BANK. - 7. When the time of one frame ends, Vsync command should be input to swap the purpose of the two BANKs. Repeat step 5 through 7. #### 8.3.1 Brightness Control (BC) Function The TLC59581 device is able to adjust the output current of all constant-current outputs simultaneously. This function is called global brightness control (BC). The global BC for all outputs is programmed with a 3-bit word, thus all output currents can be adjusted in 8 steps from 12.9% to 100% for a given current-programming resistor, $R_{IRFF}$ (See Table 2). BC data can be set through the serial interface. When the BC data changes, the output current also changes immediately. When the device is powered on, the BC data in the function control (FC) register FC1 is set to 4h as the initial value. ## 8.3.2 Color Brightness Control (CC) Function The TLC59581 device is able to adjust the output current of each of the three color groups OUTR0-OUTR15, OUTG0-OUTG15, and OUTB0-OUTB15 separately. This function is called color brightness control (CC). For each color, it has 9-bit data latch CCR, CCG, or CCB in FC1 register. Thus, all color group output currents can be adjusted in 512 steps from 0% to 100% of the maximum output current, I<sub>OLCMax</sub>. (See the next section for more detail about I<sub>OLCMax</sub>). The CC data are entered through the serial interface. When the CC data change, the output current also changes immediately. When the IC is powered on, the CC data are set to '100h'. Equation 1 calculates the actual output current. $lout(mA) = I_{OLCMax}(mA) \times (CCR/511d \text{ or CCG/511d or CCB/511d})$ where - I<sub>OLCMax</sub> = the maximum channel current for each channel, determined by BC data and R<sub>IREF</sub> (see Equation 2) - CCR/G/B = the color brightness control value for each color group in the FC1 register (000h to 1FFh) Table 1 shows the CC data versus the constant-current against I<sub>OLCMax</sub>: # TEXAS INSTRUMENTS (2) ## **Device Functional Modes (continued)** Table 1. CC Data vs Current Ratio and Set Current Value | CC DA | TA (CCR or CCG or C | CCB) | RATIO OF OUTPUT<br>CURRENT TO<br>I <sub>OLCMax</sub> (%, typical) | OUTPUT CURRENT (mA, R <sub>IREF</sub> = 7.41 kΩ) | | | | |--------------------------|---------------------|------------------|-------------------------------------------------------------------|--------------------------------------------------|------------------------------------|--|--| | BINARY | DECIMAL | HEX | | BC = 7 h<br>(I <sub>OLCMax</sub> = 25 mA) | $BC = 0 h$ $(I_{OLCMax} = 3.2 mA)$ | | | | 0 0000 0000 | 0 | 00 | 0 | 0 | 0 | | | | 0 0000 0001 | 1 | 01 | 0.2 | 0.05 | 0.006 | | | | 0 0000 0010 | 2 | 02 | 0.4 | 0.10 | 0.013 | | | | | - | | | | | | | | 1 0000 0000<br>(Default) | 256<br>(Default) | 100<br>(Default) | 50.1 | 12.52 | 1.621 | | | | | | | | | | | | | 1 1111 1101 | 509 | 1FD | 99.6 | 24.90 | 3.222 | | | | 1 1111 1110 | 510 | 1FE | 99.8 | 24.95 | 3.229 | | | | 1 1111 1111 | 511 | 1FF | 100.0 | 25 | 3.235 | | | ## 8.3.3 Select R<sub>IREF</sub> For a Given BC The maximum output current per channel, $I_{OLCMax}$ , is determined by resistor $R_{IREF}$ , placed between the IREF and IREFGND pins, and the BC code in FC1 register. The voltage on IREF is typically 1.209 V. $R_{IREF}$ can be calculated by Equation 2. $R_{IREF}(k\Omega) = V_{IREF}(V) / I_{OLCMax}(mA) \times Gain$ #### where - V<sub>IREF</sub> = the internal reference voltage on IREF (1.209 V, typical) - I<sub>OLCMax</sub> = the largest current for each output at CCR/G/B = 1FFh. - Gain = the current gain at a selected BC code (See Table 2) Table 2. Current Gain Versus BC Code | BC D | ATA | | RATIO OF<br>GAIN / GAIN_MAX (AT MAX<br>BC) | | | | | | | |---------------------------------------------------------------------------------------------------------------------------------|---------------|-------|--------------------------------------------|--|--|--|--|--|--| | BINARY | HEX | GAIN | | | | | | | | | 000 (recommend) | 0 (recommend) | 20.4 | 12.9% | | | | | | | | 001 | 1 | 40.3 | 25.6% | | | | | | | | 010 | 2 | 59.7 | 52.4% | | | | | | | | 011 | 3 | 82.4 | 12.9% | | | | | | | | 100 (default) | 4 (default) | 101.8 | 64.7% | | | | | | | | 101 | 5 | 115.4 | 73.3% | | | | | | | | 110 | 6 | 144.3 | 91.7% | | | | | | | | 111 | 7 | 157.4 | 100% | | | | | | | | NOTE: Recommend using a smaller BC code for better performance. For noise immunity purposes, suggest $R_{IREF}$ < 60 k $\Omega$ | | | | | | | | | | ## 8.3.4 Choosing BC/CC For a Different Application BC is mainly used for global brightness adjustment between day and night. Suggested BC is 4h, which is in the middle of the range, allowing flexible changes in brightness up and down. CC can be used to fine tune the brightness in 512 steps, this is suitable for white balance adjustment between RGB color group. To get a pure white color, the general requirement for the luminous intensity ratio of R, G, B LED is 3:6:1. Depending on the characteristics of the LED (Electro-Optical conversion efficiency), the current ratio of R, G, B LED will be much different from this ratio. Usually, the Red LED needs the largest current. Choose 511d (the max value) CC code for the color group that needs the largest initial current, then choose proper CC code for the other two color groups according to the current ratio requirement of the LED used. ## 8.3.4.1 Example 1: Red LED Current is 20 mA, Green LED Needs 12 mA, Blue LED needs 8 mA - 1. Red LED needs the largest current; choose 511d for CCR - 2. 511 x 12 mA / 20 mA = 306.6; choose 307d for CCG. With same method, choose 204d for CCB. - 3. According to the required red LED current, choose 7h for BC. - 4. According to Equation 2, $R_{IREF} = 1.209 \text{ V}/20 \text{ mA} \times 157.4 = 9.5 \text{ k}\Omega$ In this example, choose 7h for BC instead of using the default 4h. This is because the Red LED current is 20 mA, approaching the upper limit of current range. To prevent the constant output current from exceeding the upper limit in case a larger BC code is input accidently, choose the maximum BC code here. #### 8.3.4.2 Example 2: Red LED Current is 5 mA, Green LED Needs 2 mA, Blue LED Needs 1 mA. - 1. Red LED needs the largest current; choose 511d for CCR. - 2. 511 x 2 mA / 5 mA = 204.4; choose 204d for CCG. With same method, choose 102d for CCB. - 3. According to the required blue LED current, choose 0h for BC. - 4. According to Equation 2, $R_{IREF} = 1.209 \text{ V} / 5 \text{ mA x } 20.4 = 4.93 \text{ k}\Omega$ In this example, choose 0h for BC, instead of using the default 4h. This is because the Blue LED current is 1 mA, is approaching the lower limit of current range. To prevent the constant output current from exceeding the lower limit in case a lower BC code is input accidently, choose the minimum BC code here. In general, if LED current is in the middle of the range (i.e, 10 mA), use the default 4h as BC code. ## 8.3.5 LED Open Detection (LOD) The LOD function detects faults caused by an open circuit in any LED string; or, a short from OUTXn to ground with low impedance. It does this by comparing the OUTXn voltage to the LOD detection threshold voltage level set by LODVLT in the FC1 register. If the OUTXn voltage is lower than the programmed voltage, the corresponding output LOD bit is set to '1' to indicate an open LED. Otherwise, the output of that LOD bit is '0'. LOD data output by the detection circuit are valid only during the 'on' period of that OUTXn output channel. The LOD data are always '0' for outputs that are turned off. #### 8.3.6 Internal Circuit for Caterpillar Removal Caterpillar effect is a common issue for the LED panel. It is usually caused by LED lamp open, LED lamp leakage or LED lamp short. The TLC59581 device implements an internal circuit that can eliminate the caterpillar issue caused by LED open. The caterpillar removal function is enabled by setting LOD MMC EN (bit4 of FC1 register) to '1'. When powered on, the default value of this bit is '0'. When this function is enabled, the IC automatically detects the open LED lamp, and the lamp does not turn on until IC reset. #### 8.3.7 Power Save Mode (PSM) The power-save mode (PSM) is enabled by setting PSAVE ENA (bit5 of FC2 register) to '1'. At power on, this bit default is '0'. When this function is enabled, if the GS data received for the next frame is all '0', the IC enters power-save mode immediately. When the IC is in power-save mode, it resumes normal mode when it detects non-zero GS data input. In powersave mode all analog circuits such as constant current output and the LOD circuit are not operational; the device total current consumption, I<sub>CC</sub>, is below 1 mA. ## 8.3.8 Internal Pre-Charge FET The internal pre-charge FET can prevent ghosting of multiplexed LED modules. One cause of this phenomenon is the charging current for parasitic capacitance of the OUTXn through the LED when the supply voltage switches from one common line to the next common line. To prevent this unwanted charging current, the TLC59581 device uses an internal FET to pull OUTXn up to VCC -1.4 V during the common line switching period. As a result, no charging current flows through LED and ghosting is eliminated. ZHCSEA1 – OCTOBER 2015 www.ti.com.cn # TEXAS INSTRUMENTS #### 8.3.9 Thermal Shutdown (TSD) The thermal shutdown (TSD) function turns off all IC constant-current outputs when the junction temperature (T<sub>J</sub>) exceeds 170°C (typical). It resumes normal operation when T<sub>J</sub> falls below 160°C (typical). ## 8.3.10 IREF Resistor Short Protection (ISP) The IREF resistor short protection (ISP) function prevents unwanted large currents from flowing though the constant-current output when the IREF resistor is shorted accidently. The TLC59581 device turns off all output channels when the IREF pin voltage is lower than 0.19 V (typical). When the IREF pin voltage goes higher than 0.325 V (typical), the TLC59581 device resumes normal operation. # 9 Application and Implementation #### NOTE Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. See application note: Build High Density, High Refresh Rate, Multiplexing LED Panel with TLC59581, SLVA744 available on ti.com ## 10 Power Supply Recommendations Decouple the $V_{CC}$ power supply voltage by placing a 0.1- $\mu$ F ceramic capacitor close to VCC pin and GND plane. Depending on panel size, several electrolytic capacitors must be placed on the board equally distributed to get a well regulated LED supply voltage (VLED). VLED voltage ripple must be less than 5% of its nominal value. Furthermore, set the VLED voltage as calculated by equation: VLED > Vf + 0.4 V (10 mA constant current example) where Vf = maximum forward voltage of LED (3) ## 11 Layout ## 11.1 Layout Guidelines - 1. Place the decoupling capacitor near the VCC pin and GND plane. - 2. Place the current programming resistor R<sub>IREF</sub> close to IREF pin and IREFGND pin. - 3. Route the GND pattern as widely as possible for large GND currents. Maximum GND current is approximately 1.2 A. - 4. Routing between the LED cathode side and the device OUTXn pin should be as short and straight as possible to reduce wire inductance. - 5. The PowerPAD™ must be connected to GND plane because the pad is used as power ground pin internally, there will be large current flow through this pad when all channels turn on. Furthermore, this pad should be connected to a heat sink layer by thermal via to reduce device temperature. One suggested thermal via pattern is shown as below. For more information about suggested thermal via pattern and via size, see *PowerPAD Thermally Enhanced Package*, SLMA002G. - 6. MOSFETS must be placed in the in the middle of the board, which should be laid out as symmetrically as possible. ZHCSEA1 – OCTOBER 2015 www.ti.com.cn # TEXAS INSTRUMENTS #### 11.2 Layout Example ## 12 器件和文档支持 ## 12.1 社区资源 The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers. **Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support. ## 12.2 相关链接 - 1. 应用报告《PowerPAD 耐热增强型封装》, SLMA002G - 2. 应用报告《半导体和 IC 封装热指标》, SPRA953 - 3. 应用报告《使用 TLC59581 构建高密度、高刷新率多路复用 LED 面板》, SLVA744 #### 12.3 商标 PowerPAD, E2E are trademarks of Texas Instruments. All other trademarks are the property of their respective owners. ## 12.4 静电放电警告 这些装置包含有限的内置 ESD 保护。 存储或装卸时,应将导线一起截短或将装置放置于导电泡棉中,以防止 MOS 门极遭受静电损伤。 ## 12.5 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. # 13 机械、封装和可订购信息 以下页中包括机械、封装和可订购信息。这些信息是针对指定器件可提供的最新数据。这些数据会在无通知且不对本文档进行修订的情况下发生改变。欲获得该数据表的浏览器版本,请查阅左侧的导航栏。 #### 重要声明 德州仪器(TI) 及其下属子公司有权根据 JESD46 最新标准, 对所提供的产品和服务进行更正、修改、增强、改进或其它更改, 并有权根据 JESD48 最新标准中止提供任何产品和服务。客户在下订单前应获取最新的相关信息, 并验证这些信息是否完整且是最新的。所有产品的销售都遵循在订单确认时所提供的TI 销售条款与条件。 TI 保证其所销售的组件的性能符合产品销售时 TI 半导体产品销售条件与条款的适用规范。仅在 TI 保证的范围内,且 TI 认为 有必要时才会使用测试或其它质量控制技术。除非适用法律做出了硬性规定,否则没有必要对每种组件的所有参数进行测试。 TI 对应用帮助或客户产品设计不承担任何义务。客户应对其使用 TI 组件的产品和应用自行负责。为尽量减小与客户产品和应 用相关的风险,客户应提供充分的设计与操作安全措施。 TI 不对任何 TI 专利权、版权、屏蔽作品权或其它与使用了 TI 组件或服务的组合设备、机器或流程相关的 TI 知识产权中授予 的直接或隐含权限作出任何保证或解释。TI 所发布的与第三方产品或服务有关的信息,不能构成从 TI 获得使用这些产品或服 务的许可、授权、或认可。使用此类信息可能需要获得第三方的专利权或其它知识产权方面的许可,或是 TI 的专利权或其它 知识产权方面的许可。 对于 TI 的产品手册或数据表中 TI 信息的重要部分,仅在没有对内容进行任何篡改且带有相关授权、条件、限制和声明的情况 下才允许进行 复制。TI 对此类篡改过的文件不承担任何责任或义务。复制第三方的信息可能需要服从额外的限制条件。 在转售 TI 组件或服务时,如果对该组件或服务参数的陈述与 TI 标明的参数相比存在差异或虚假成分,则会失去相关 TI 组件 或服务的所有明示或暗示授权,且这是不正当的、欺诈性商业行为。TI 对任何此类虚假陈述均不承担任何责任或义务。 客户认可并同意,尽管任何应用相关信息或支持仍可能由 TI 提供,但他们将独力负责满足与其产品及在其应用中使用 TI 产品 相关的所有法律、法规和安全相关要求。客户声明并同意,他们具备制定与实施安全措施所需的全部专业技术和知识,可预见 故障的危险后果、监测故障及其后果、降低有可能造成人身伤害的故障的发生机率并采取适当的补救措施。客户将全额赔偿因 在此类安全关键应用中使用任何 TI 组件而对 TI 及其代理造成的任何损失。 在某些场合中,为了推进安全相关应用有可能对 TI 组件进行特别的促销。TI 的目标是利用此类组件帮助客户设计和创立其特 有的可满足适用的功能安全性标准和要求的终端产品解决方案。尽管如此,此类组件仍然服从这些条款。 TI 组件未获得用于 FDA Class III(或类似的生命攸关医疗设备)的授权许可,除非各方授权官员已经达成了专门管控此类使 用的特别协议。 只有那些 TI 特别注明属于军用等级或"增强型塑料"的 TI 组件才是设计或专门用于军事/航空应用或环境的。购买者认可并同 意,对并非指定面向军事或航空航天用途的 TI 组件进行军事或航空航天方面的应用,其风险由客户单独承担,并且由客户独 力负责满足与此类使用相关的所有法律和法规要求。 TI 己明确指定符合 ISO/TS16949 要求的产品,这些产品主要用于汽车。在任何情况下,因使用非指定产品而无法达到 ISO/TS16949 要求,TI不承担任何责任。 | | 产品 | | 应用 | |---------------|------------------------------------|--------------|--------------------------| | 数字音频 | www.ti.com.cn/audio | 通信与电信 | www.ti.com.cn/telecom | | 放大器和线性器件 | www.ti.com.cn/amplifiers | 计算机及周边 | www.ti.com.cn/computer | | 数据转换器 | www.ti.com.cn/dataconverters | 消费电子 | www.ti.com/consumer-apps | | DLP® 产品 | www.dlp.com | 能源 | www.ti.com/energy | | DSP - 数字信号处理器 | www.ti.com.cn/dsp | 工业应用 | www.ti.com.cn/industrial | | 时钟和计时器 | www.ti.com.cn/clockandtimers | 医疗电子 | www.ti.com.cn/medical | | 接口 | www.ti.com.cn/interface | 安防应用 | www.ti.com.cn/security | | 逻辑 | www.ti.com.cn/logic | 汽车电子 | www.ti.com.cn/automotive | | 电源管理 | www.ti.com.cn/power | 视频和影像 | www.ti.com.cn/video | | 微控制器 (MCU) | www.ti.com.cn/microcontrollers | | | | RFID 系统 | www.ti.com.cn/rfidsys | | | | OMAP应用处理器 | www.ti.com/omap | | | | 无线连通性 | www.ti.com.cn/wirelessconnectivity | 德州仪器在线技术支持社区 | www.deyisupport.com | | | | | | 邮寄地址: 上海市浦东新区世纪大道1568 号,中建大厦32 楼邮政编码: 200122 Copyright © 2016, 德州仪器半导体技术(上海)有限公司 ## PACKAGE OPTION ADDENDUM 10-Dec-2020 #### **PACKAGING INFORMATION** www.ti.com | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------| | TLC59581RTQR | ACTIVE | QFN | RTQ | 56 | 2000 | RoHS & Green | NIPDAU NIPDAUAG | Level-3-260C-168 HR | -40 to 85 | TLC59581AB | Samples | | TLC59581RTQT | ACTIVE | QFN | RTQ | 56 | 250 | RoHS & Green | NIPDAU NIPDAUAG | Level-3-260C-168 HR | -40 to 85 | TLC59581AB | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. 10-Dec-2020 8 x 8, 0.5 mm pitch PLASTIC QUAD FLATPACK - NO LEAD Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details. 4224653/A PLASTIC QUAD FLATPACK - NO LEAD #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. PLASTIC QUAD FLATPACK-NO LEAD NOTES: - All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. PLASTIC QUAD FLATPACK-NO LEAD NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. it is recommended that vias under paste be filled, plugged or tented. PLASTIC QUAD FLATPACK-NO LEAD NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.. ## 重要声明和免责声明 TI 均以"原样"提供技术性及可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证其中不含任何瑕疵,且不做任何明示或暗示的担保,包括但不限于对适销性、适合某特定用途或不侵犯任何第三方知识产权的暗示担保。 所述资源可供专业开发人员应用TI产品进行设计使用。您将对以下行为独自承担全部责任: (1)针对您的应用选择合适的TI产品; (2)设计、验证并测试您的应用; (3)确保您的应用满足相应标准以及任何其他安全、安保或其他要求。所述资源如有变更,恕不另行通知。TI对您使用所述资源的授权仅限于开发资源所涉及TI产品的相关应用。除此之外不得复制或展示所述资源,也不提供其它TI或任何第三方的知识产权授权许可。如因使用所述资源而产生任何索赔、赔偿、成本、损失及债务等,TI对此概不负责,并且您须赔偿由此对TI及其代表造成的损害。 TI 所提供产品均受TI 的销售条款 (http://www.ti.com.cn/zh-cn/legal/termsofsale.html) 以及ti.com.cn上或随附TI产品提供的其他可适用条款的约束。TI提供所述资源并不扩展或以其他方式更改TI 针对TI 产品所发布的可适用的担保范围或担保免责声明。 邮寄地址: 上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码: 200122 Copyright © 2020 德州仪器半导体技术(上海)有限公司