**TLV704** ZHCSPJ4F - SEPTEMBER 2010 - REVISED MARCH 2023 #### TLV704 24V、150mA、3.2µA 静态电流、 低压降线性稳压器 ### 1 特性 输入电压范围: - 2.5V 至 24V (仅新芯片最大电压为 30V) • 可配置的输出电压选项: - 固定:1.8 V 至 5 V • 输出电流: 高达 150 mA 超低 IQ: 100mA 负载电流下为 3.4 μ А 与 ≥ 0.47 μ F 的输出电容器一起工作时可保持稳定 • 过流保护 • 封装:5引脚 SOT-23 (DBV) 工作结温: -40°C至+125°C ## 2 应用 家庭和楼宇自动化 零售自动化和支付 • 电网基础设施 医疗应用 照明应用 图 3-1. TLV704xx 的静态电流与负载电流(仅限新芯 片) ### 3 说明 TLV704 低压降 (LDO) 线性稳压器是低静态电流器件, 可提供采用微型封装、具有宽输入电压范围和实现低功 耗运行的优势。因此,TLV704 专为电池供电型应用而 设计,可用作低功耗微控制器的电源管理附件。 TLV704 LDO 在 100mA 负载电流下支持典型值为 850mV 的低压降。低静态电流(典型值为 3.4µA)在 整个输出负载电流 (0mA 至 150 mA) 范围内都是稳 定的。TLV704还具有内部软启动功能,可降低浪涌电 流。内置过流限制保护有助于在发生负载短路或故障时 保护稳压器。 TLV704 采用 2.90mm × 1.60mm SOT23-5 封装,对于 具有成本效益的电路板很有用。 #### 封装信息 | 器件型号 | 封装 <sup>(1)</sup> | 封装尺寸 ( 标称值 ) | |--------|-------------------|-----------------| | TLV704 | DBV ( SOT-23 , 5) | 2.90mm × 1.60mm | (1) 如需了解所有可用封装,请参阅数据表末尾的可订购产品附 录。 ### **Table of Contents** | 1 特性 | 1 8 Application and Implementation | 16 | |--------------------------------------|------------------------------------|------------------| | 2 应用 | | 16 | | - 二, | | 16 | | 4 Revision History | | 20 | | 5 Pin Configuration and Functions | | 21 | | 6 Specifications | 0.5.1 | <mark>2</mark> 1 | | 6.1 Absolute Maximum Ratings | 9 Device and Documentation Support | | | 6.2 ESD Ratings | 9.1 Device Support | | | 6.3 Recommended Operating Conditions | 000 100 | <mark>22</mark> | | Thermal Information | | <u>2</u> 2 | | 6.4 Electrical Characteristics | | 22 | | 6.5 Typical Characteristics | | 22 | | 7 Detailed Description | | 22 | | 7.1 Overview | | | | 7.2 Functional Block Diagram | | | | 7.3 Feature Description | | 23 | | 7.4 Device Functional Modes | | | | | | | 4 Revision History 注:以前版本的页码可能与当前版本的页码不同 | Change | s from Revision E (December 2022) to Revision F (March 2023) | Page | |---------------------------|----------------------------------------------------------------------------------------|--------------------| | <ul><li>将特</li></ul> | 生部分中的固定输出选项更改为显示选项范围,而不是单独显示每个选项 | 1 | | • Corr | ected the abs max rating of V <sub>OUT</sub> pin for legacy chip | 5 | | | ected the operating max range of V <sub>OUT</sub> pin | | | | ected the supported output current range from 50 mA to 150 mA | | | | 了 <i>应用曲线</i> 部分 | | | Change | s from Revision D (January 2015) to Revision E (December 2022) | Page | | <ul><li>更改</li></ul> | 了文档标题、 <i>特性、应用</i> 和 <i>说明</i> 部分,并在文档中添加了 M3 器件信息 | 1 | | • Chan | ged Pin Configuration and Functions section | 4 | | • Adde | d new chip specific curves to <i>Typical Characteristics</i> section | 8 | | • Chan | ged Overview section | 13 | | | ged <i>Functional Block Diagram</i> image | | | | ged <i>Feature Description</i> section | | | <ul> <li>Delet</li> </ul> | ed thermal shutdown discussion from Current Limit section | 14 | | • Chan | ged Normal Operation section | 15 | | • Chan | ged Dropout Operation section | 15 | | • Chan | ged Application Information section | 16 | | <ul> <li>Adde</li> </ul> | d External Capacitor Requirements, Reverse Current, and Power Dissipation sub-sections | to <i>Detailed</i> | | Desig | n Procedure section | 16 | | <ul> <li>Chan</li> </ul> | ged Input and Output Capacitor Requirements section | 16 | | <ul> <li>Adde</li> </ul> | d Reverse Current section | 17 | | • Chan | ged Estimating Junction Temperature section | 18 | | <ul> <li>Adde</li> </ul> | d Best Design Practices section | <mark>20</mark> | | • Chan | ged Power Supply Recommendations section | <mark>21</mark> | | • Chan | ged Layout Guidelines section | 21 | | • Chan | ged Power Dissipation section: changed title and deleted last sentence from section | 21 | ## **5 Pin Configuration and Functions** 图 5-1. DBV Package, 5-Pin SOT-23 (Top View) 表 5-1. Pin Functions | PI | PIN DBV | | DESCRIPTION | |------|---------|---|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | | | DECOMP HON | | GND | 1 | _ | Ground pin. | | IN | 2 | I | Input supply pin. A capacitor with a value of 0.1 µF or larger is recommended from this pin to ground. See the <i>Input and Output Capacitor Requirements</i> section for more information. | | OUT | 3 | 0 | Output of the regulator. A capacitor with a value of 1 $\mu$ F or larger is required from this pin to ground. (1) See the <i>Input and Output Capacitor Requirements</i> section for more information. | | NC | 4, 5 | _ | Not internally connected. This pin can be left open or tied to ground for improved thermal performance. | <sup>(1)</sup> The nominal output capacitance must be greater than 0.47 µF. Throughout this document, the nominal derating on these capacitors is 50%. Make sure that the effective capacitance at the pin is greater than 0.47 µF. ### **6 Specifications** ### **6.1 Absolute Maximum Ratings** over operating temperature range (unless otherwise noted)(1) (2) | | | MIN | MAX | UNIT | |-------------|---------------------------------------------------|------------|------------------------------------------------------------------------------------------------------------------------------------------------|------| | Voltage | V <sub>IN</sub> (for legacy chip only) | - 0.3 | 24 | V | | voitage | V <sub>IN</sub> (for new chip only) | - 0.3 | 30 | V | | Voltage | V <sub>OUT</sub> (for legacy chip only) | - 0.3 | 5.0 | V | | Voltage | V <sub>OUT</sub> (for fixed output new chip only) | - 0.3 | $\begin{array}{c} 2 \times V_{\text{OUT(typ)}} \\ \text{or } V_{\text{IN}} + 0.3 \\ \text{or } 5.5 \\ \text{(whichever is lower)} \end{array}$ | V | | Current | Peak output current | Internally | / limited | | | Temperature | Junction, T <sub>J</sub> | - 40 | 150 | °C | | remperature | Storage, T <sub>stg</sub> | - 65 | 150 | C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ### 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|------------------------------------------------------------------------------------------|-------|------| | V | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup> | ±2000 | | | V <sub>(ESD)</sub> | Liectiostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | ±500 | | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. <sup>(2)</sup> All voltage values are with respect to network ground terminal. <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. ### **6.3 Recommended Operating Conditions** over operating free-air temperature range (unless otherwise noted)(1) | | | MIN | NOM | MAX | UNIT | |------------------|------------------------------------------|-------|-------|-----|------| | V <sub>IN</sub> | Input supply voltage | 2.5 | | 24 | V | | V <sub>OUT</sub> | Output voltage | 1.205 | | 5 | V | | I <sub>OUT</sub> | Output current | 0 | | 150 | mA | | C <sub>IN</sub> | Input capacitor <sup>(2)</sup> | 0 | 0.047 | | | | C | Output capacitor (for legacy chip only) | 0.47 | 1 | | μF | | Соит | Output capacitor (for new chip only) (3) | 1 | | | | | TJ | Operating junction temperature | -40 | | 125 | °C | - (1) All voltages are with respect to GND. - (2) An input capacitor is not required for LDO stability. However, an input capacitor with an effective value of 0.047 μF is recommended to counteract the effect of source resistance and inductance, which may in some cases cause symptoms of system level instability such as ringing or oscillation, especially in the presence of load transients. - (3) All capacitor values are assumed to derate to 50% of the nominal capacitor value. Maintain an effective output capacitance of 0.47 μF minimum for the stability. #### **Thermal Information** | | | Legacy Chip | New Chip | | |------------------------|----------------------------------------------|--------------|--------------|------| | | THERMAL METRIC(1) | DBV (SOT-23) | DBV (SOT-23) | UNIT | | | | 5 PINS | 5 PINS | | | R <sub> θ JA</sub> | Junction-to-ambient thermal resistance | 213.1 | 170.8 | °C/W | | R <sub>θ JC(top)</sub> | Junction-to-case (top) thermal resistance | 110.9 | 68.7 | °C/W | | R <sub> θ JB</sub> | Junction-to-board thermal resistance | 97.4 | 76.7 | °C/W | | ψJT | Junction-to-top characterization parameter | 22.0 | 10.3 | °C/W | | ψ ЈВ | Junction-to-board characterization parameter | 78.4 | 76.3 | °C/W | (1) For more information about traditional and new thermal metrics, see the Semiconductor and IC package thermal metrics application report. Product Folder Links: TLV704 omit Document Feedback Copyright © 2023 Texas Instruments Incorporated ### **6.4 Electrical Characteristics** over operating junction temperature range (T $_J$ = $^-$ 40°C to 125°C), $V_{IN}$ = $V_{OUT(nom)}$ + 1 V, $I_{OUT}$ = 1 mA, and $C_{OUT}$ = 1 $_{\mu}$ F (unless otherwise noted); typical values are at $T_J$ = 25°C | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | | | |----------------------------------------|------------------------------------|-------------------------------------------------------------------------------------------------------|------|-----|------|------------|--|--|--| | V <sub>IN</sub> | Input voltage range ((1)) | T <sub>J</sub> = 25°C | | | 24 | V | | | | | V <sub>OUT</sub> | Output voltage range (1) | T <sub>J</sub> = 25°C | 1.2 | | 5 | V | | | | | V <sub>OUT</sub> | DC output accuracy((1)) | T <sub>J</sub> = 25°C | - 2 | | 2 | % | | | | | | Ground pin current (legacy | I <sub>OUT</sub> = 0 mA, T <sub>J</sub> = 25°C | | 3.2 | 4.5 | | | | | | | chip) ((3)) | I <sub>OUT</sub> = 100 mA, T <sub>J</sub> = 25°C | | 3.2 | 5.5 | • | | | | | I <sub>GND</sub> | Ground pin current (new chip) | I <sub>OUT</sub> = 0 mA, T <sub>J</sub> = 25°C | | 3.2 | 4.1 | μA | | | | | Δ Vουτ (Διουτ) | ((3)) | I <sub>OUT</sub> = 100 mA, T <sub>J</sub> = 25°C | | 3.4 | 4.5 | | | | | | | | $V_{OUT}$ < 3.3V, 0 < $I_{OUT}$ < 10 mA , $T_J$ = 25°C | | 10 | | | | | | | | | $V_{OUT}$ < 3.3V, 0 < $I_{OUT}$ < 50 mA , $T_J$ = 25°C | | 25 | | | | | | | | | $V_{OUT}$ < 3.3V, 0 < $I_{OUT}$ < 100 mA , $T_{J}$ = 25°C | | 33 | 50 | | | | | | $^{\Delta}V_{OUT}$ ( $^{\Delta}$ IOUT) | Load regulation | $V_{OUT} \geqslant 3.3 \text{ V}, 0 < I_{OUT} < 10 \text{ mA}, T_{J}$ = 25°C | | 7 | | mV | | | | | | | $V_{OUT} \geqslant 3.3 \text{ V}, 0 < I_{OUT} < 50 \text{ mA}, T_{J}$ = 25°C | | 35 | | | | | | | | | $V_{OUT} \geqslant 3.3 \text{ V, } 0 < I_{OUT} < 100 $ mA , $T_J = 25^{\circ}\text{C}$ | | 50 | 75 | 1 | | | | | ΔV <sub>OUT (ΔVIN)</sub> | Line regulation (1) | $V_{OUT(NOM)}$ + 1 V $\leqslant$ V $_{IN}$ $\leqslant$ 24 V , T $_{J}$ = 25°C | | 20 | 50 | mV | | | | | I <sub>CL</sub> | Output current limit (legacy chip) | V <sub>OUT</sub> = 0 V , T <sub>J</sub> = 25°C | 160 | | 1000 | mA | | | | | 02 | Output current limit (new chip) | | 160 | | 500 | | | | | | PSRR | Power-supply ripple rejection | f = 100 kHz, C <sub>OUT</sub> = 10 μF | | 60 | | dB | | | | | | | V <sub>IN</sub> = V <sub>OUT(nom)</sub> - 0.1 V, I <sub>OUT</sub> = 10<br>mA , T <sub>J</sub> = 25°C | | 75 | | | | | | | $V_{DO}$ | Dropout voltage | V <sub>IN</sub> = V <sub>OUT(nom)</sub> - 0.1 V, I <sub>OUT</sub> = 50<br>mA , T <sub>J</sub> = 25°C | 400 | | | mV | | | | | | | V <sub>IN</sub> = V <sub>OUT(nom)</sub> - 0.1 V, I <sub>OUT</sub> = 100<br>mA , T <sub>J</sub> = 25°C | | 850 | 1100 | 0 | | | | | T <sub>J</sub> | Operating junction temperature | | - 40 | | 125 | $^{\circ}$ | | | | Minimum $V_{IN} = V_{OUT} + V_{DO}$ or the value shown for *Input voltage* in this table, whichever is greater. This device employs a leakage null control circuit. This circuit is active only if output current is less than pass transistor leakage current. The circuit is typically active when output load is less than 5 $\,\mu$ A, $V_{IN}$ is greater than 18 V, and die temperature is greater than 100°C. ### **6.5 Typical Characteristics** at operating temperature $T_J$ = 25°C, $V_{IN}$ = $V_{OUT(NOM)}$ + 1.0 V or 2.5 V (whichever is greater), $I_{OUT}$ = 1 mA, $C_{IN}$ = 1 $\mu$ F, and $C_{OUT}$ = 1 $\mu$ F (unless otherwise noted) at operating temperature $T_J$ = 25°C, $V_{IN}$ = $V_{OUT(NOM)}$ + 1.0 V or 2.5 V (whichever is greater), $I_{OUT}$ = 1 mA, $C_{IN}$ = 1 $\mu$ F, and $C_{OUT}$ = 1 $\mu$ F (unless otherwise noted) 图 6-7. Dropout Voltage vs Input Voltage (TLV70433) for Legacy Chip 图 6-8. Dropout Voltage vs Input Voltage (TLV70433) for New Chip 图 6-9. Dropout Voltage vs Output Current for Legacy Chip 图 6-10. Dropout Voltage vs Output Current for New Chip 图 6-11. Ground Current vs Junction Temperature for Legacy Chip 图 6-12. Ground Current vs Junction Temperature for New Chip at operating temperature $T_J$ = 25°C, $V_{IN}$ = $V_{OUT(NOM)}$ + 1.0 V or 2.5 V (whichever is greater), $I_{OUT}$ = 1 mA, $C_{IN}$ = 1 $\mu$ F, and $C_{OUT}$ = 1 $\mu$ F (unless otherwise noted) 图 6-13. Ground Pin Current vs Input Voltage for Legacy Chip 图 6-14. Ground Pin Current vs Input Voltage for New Chip 图 6-15. Ground Pin Current vs Load Current for Legacy Chip 图 6-16. Ground Pin Current vs Load Current for New Chip 图 6-17. Current Limit vs Junction Temperature for Legacy Chip 图 6-18. Current Limit vs Junction Temperature for New Chip Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated 10 at operating temperature $T_J$ = 25°C, $V_{IN}$ = $V_{OUT(NOM)}$ + 1.0 V or 2.5 V (whichever is greater), $I_{OUT}$ = 1 mA, $C_{IN}$ = 1 $\mu$ F, and $C_{OUT}$ = 1 $\mu$ F (unless otherwise noted) 图 6-19. Output Spectral Noise Density vs Frequency for Legacy Chip 图 6-20. Output Spectral Noise Density vs Frequency for New Chip 图 6-21. Power-Supply Ripple Rejection vs Frequency for Legacy Chip 图 6-22. Power-Supply Ripple Rejection vs Frequency for New Chip 图 6-23. Power-Up, Power-Down for Legacy Chip 图 6-24. Power-Up, Power-Down for New Chip at operating temperature $T_J$ = 25°C, $V_{IN}$ = $V_{OUT(NOM)}$ + 1.0 V or 2.5 V (whichever is greater), $I_{OUT}$ = 1 mA, $C_{IN}$ = 1 $\mu$ F, and $C_{OUT}$ = 1 $\mu$ F (unless otherwise noted) Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated ### 7 Detailed Description #### 7.1 Overview The TLV704 low-dropout regulator (LDO) consumes only $3.4~\mu$ A of quiescent current across the entire output current range, and offers a wide input voltage range and low-dropout voltage in a small package. The device, which operates over an input range of 2.5~V to 24~V, is stable with any output capacitor greater than or equal to $0.47~\mu$ F. The low quiescent current across the complete load current range makes the TLV704 designed for powering battery-operated applications. The TLV704 has internal soft-start to control inrush current into the output capacitor. This LDO also has overcurrent protection during a load-short or fault condition on the output. #### 7.2 Functional Block Diagram ### 7.3 Feature Description #### 7.3.1 Wide Supply Range This device has an operational input supply range of 2.5 V to 24 V, allowing for a wide range of applications. This wide supply range is designed for applications that have either large transients or high DC voltage supplies. #### 7.3.2 Low Quiescent Current This device only requires 3.4 $\mu$ A (typical) of quiescent current across the complete load current range (0 mA to 150 mA) and has a maximum current consumption of 4.5 $\mu$ A (for new device only) at $-40^{\circ}$ C to $+125^{\circ}$ C. ### 7.3.3 Dropout Voltage (V<sub>DO</sub>) Dropout voltage ( $V_{DO}$ ) is defined as the input voltage minus the output voltage ( $V_{IN} - V_{OUT}$ ) at the rated output current ( $I_{RATED}$ ), where the pass transistor is fully on. $I_{RATED}$ is the maximum $I_{OUT}$ listed in the *Recommended Operating Conditions* table. In dropout operation, the pass transistor is in the ohmic or triode region of operation, and acts as a switch. The dropout voltage indirectly specifies a minimum input voltage greater than the nominal programmed output voltage at which the output voltage is expected to stay in regulation. If the input voltage falls to less than the value required to maintain output regulation, the output voltage falls as well. For a CMOS regulator, the dropout voltage is determined by the drain-source, on-state resistance ( $R_{DS(ON)}$ ) of the pass transistor. Therefore, if the linear regulator operates at less than the rated current, the dropout voltage for that current scales accordingly. Use 方程式 1 to calculate the $R_{DS(ON)}$ of the device. $$R_{\rm DS(ON)} = \frac{V_{\rm DO}}{I_{\rm RATED}} \tag{1}$$ #### 7.3.4 Current Limit The device has an internal current limit circuit that protects the regulator during transient high-load current faults or shorting events. The current limit is a brick-wall scheme. In a high-load current fault, the brick-wall scheme limits the output current to the current limit (I<sub>CL</sub>). I<sub>CL</sub> is listed in the *Electrical Characteristics* table. The output voltage is not regulated when the device is in current limit. When a current limit event occurs, the device begins to heat up because of the increase in power dissipation. When the device is in brick-wall current limit, the pass transistor dissipates power $[(V_{IN} - V_{OUT}) \times I_{CL}]$ . For more information on current limits, see the *Know Your Limits* application note. 图 7-1 shows a diagram of the current limit. 图 7-1. Current Limit #### 7.4 Device Functional Modes 表 7-1 provides a quick comparison between the normal, dropout, and disabled modes of operation. 表 7-1. Device Functional Mode Comparison | OPERATING MODE | PARAMETER | | | | | | |-----------------|----------------------------------|------------------------------------|--|--|--|--| | OPERATING WIDDE | V <sub>IN</sub> | I <sub>OUT</sub> | | | | | | Normal | $V_{IN} > V_{OUT(nom)} + V_{DO}$ | I <sub>OUT</sub> < I <sub>CL</sub> | | | | | | Dropout | $V_{IN} < V_{OUT(nom)} + V_{DO}$ | I <sub>OUT</sub> < I <sub>CL</sub> | | | | | #### 7.4.1 Normal Operation The device regulates to the nominal output voltage under the following conditions: - The input voltage is greater than the nominal output voltage plus the dropout voltage (V<sub>OUT(nom)</sub> + V<sub>DO</sub>) - The output current is less than the current limit (I<sub>OUT</sub> < I<sub>CL</sub>) - The device junction temperature is greater than 40°C and less than +125°C #### 7.4.2 Dropout Operation If the input voltage is lower than the nominal output voltage plus the specified dropout voltage, but all other conditions are met for normal operation, the device operates in dropout mode. In this mode, the output voltage tracks the input voltage. During this mode, the transient performance of the device becomes significantly degraded because the pass transistor is in the ohmic or triode region, and acts as a switch. Line or load transients in dropout can result in large output voltage deviations. When the device is in a steady dropout state (defined as when the device is in dropout, $V_{IN} < V_{OUT(NOM)} + V_{DO}$ , directly after being in a normal regulation state, but *not* during start up), the pass transistor is driven into the ohmic or triode region. When the input voltage returns to a value greater than or equal to the nominal output voltage plus the dropout voltage ( $V_{OUT(NOM)} + V_{DO}$ ), the output voltage can overshoot for a short period of time while the device pulls the pass transistor back into the linear region. English Data Sheet: SBVS148 ### 8 Application and Implementation #### 备注 以下应用部分中的信息不属于 TI 器件规格的范围,TI 不担保其准确性和完整性。TI 的客 户应负责确定 器件是否适用于其应用。客户应验证并测试其设计,以确保系统功能。 ### 8.1 Application Information The TLV704 LDO regulator is designed for battery-powered applications and is a good attachment to low-power microcontrollers (such as the MSP430) because of the device low IQ performance across the entire load current range. The ultra-low supply current of the TLV704 maximizes efficiency at light loads, and the high input voltage range and flexibility of output voltage selection in fixed output levels makes the device applicable for supplies such as unconditioned solar panels. ### 8.2 Typical Application 图 8-1. Typical Application #### 8.2.1 Design Requirements Select the desired device based on the output voltage. Provide an input supply with adequate headroom to account for dropout and output current to account for the GND terminal current, and power the load. #### 8.2.2 Detailed Design Procedure #### 8.2.2.1 External Capacitor Requirements The device is designed to be stable using low equivalent series resistance (ESR) ceramic capacitors at the input and output. Multilayer ceramic capacitors have become the industry standard for these types of applications and are recommended, but must be used with good judgment. Ceramic capacitors that employ X7R-, X5R-, and C0G-rated dielectric materials provide relatively good capacitive stability across temperature, whereas the use of Y5V-rated capacitors is discouraged because of large variations in capacitance. Regardless of the ceramic capacitor type selected, the effective capacitance varies with operating voltage and temperature. Generally, expect the effective capacitance to decrease by as much as 50%. The input and output capacitors recommended in the Recommended Operating Conditions table account for an effective capacitance of approximately 50% of the nominal value. #### 8.2.2.2 Input and Output Capacitor Requirements Although an input capacitor is not required for stability, good analog design practice is to connect a capacitor from IN to GND. This capacitor counteracts reactive input sources and improves transient response, input ripple, and PSRR. Use an input capacitor if the source impedance is more than 0.5 $\Omega$ . A higher value capacitor can be necessary if large, fast rise-time load or line transients are anticipated or if the device is located several inches from the input power source. Dynamic performance of the device is improved by using a large output capacitor. Use an output capacitor within the range specified in the Recommended Operating Conditions table for stability. Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated 16 #### 8.2.2.3 Reverse Current Excessive reverse current can damage this device. Reverse current flows through the intrinsic body diode of the PMOS pass transistor instead of the normal conducting channel. At high magnitudes, this current flow degrades the long-term reliability of the device. Conditions where reverse current can occur are outlined in this section, all of which can exceed the absolute maximum rating of $V_{OUT} \leq V_{IN}$ + 0.3 V. These conditions are: - If the device has a large C<sub>OUT</sub> and the input supply collapses with little or no load current - · The output is biased when the input supply is not established - The output is biased above the input supply If reverse current flow is expected in the application, external protection is recommended to protect the device. Reverse current is not limited in the device, so external limiting is required if extended reverse voltage operation is anticipated. Limit reverse current to 5% or less of the rated output current of the device in the event this current cannot be avoided. 8-2 shows one approach for protecting the device. 图 8-2. Example Circuit for Reverse Current Protection Using a Schottky Diode #### 8.2.2.4 Power Dissipation (PD) Circuit reliability requires consideration of the device power dissipation, location of the circuit on the printed circuit board (PCB), and correct sizing of the thermal plane. The PCB area around the regulator must have few or no other heat-generating devices that cause added thermal stress. To first-order approximation, power dissipation in the regulator depends on the input-to-output voltage difference and load conditions. The following equation calculates power dissipation ( $P_D$ ). $$P_{D} = (V_{IN} - V_{OLIT}) \times I_{OLIT}$$ (2) 备注 Power dissipation can be minimized, and therefore greater efficiency can be achieved, by correct selection of the system voltage rails. For the lowest power dissipation, use the minimum input voltage required for correct output regulation. For devices with a thermal pad, the primary heat conduction path for the device package is through the thermal pad to the PCB. Solder the thermal pad to a copper pad area under the device. This pad area must contain an array of plated vias that conduct heat to additional copper planes for increased heat dissipation. The maximum power dissipation determines the maximum allowable ambient temperature ( $T_A$ ) for the device. According to the following equation, power dissipation and junction temperature are most often related by the junction-to-ambient thermal resistance ( $R_{\theta JA}$ ) of the combined PCB and device package and the temperature of the ambient air ( $T_A$ ). $$T_{J} = T_{A} + (R_{\theta JA} \times P_{D}) \tag{3}$$ Thermal resistance ( $R_{\theta JA}$ ) is highly dependent on the heat-spreading capability built into the particular PCB design, and therefore varies according to the total copper area, copper weight, and location of the planes. The junction-to-ambient thermal resistance listed in the *Thermal Information* table is determined by the JEDEC standard PCB and copper-spreading area, and is used as a relative measure of package thermal performance. #### 8.2.2.5 Estimating Junction Temperature The JEDEC standard now recommends the use of psi ( $\Psi$ ) thermal metrics to estimate the junction temperatures of the linear regulator when in-circuit on a typical PCB board application. These metrics are not thermal resistance parameters and instead offer a practical and relative way to estimate junction temperature. These psi metrics are determined to be significantly independent of the copper area available for heat-spreading. The *Thermal Information* table lists the primary thermal metrics, which are the junction-to-top characterization parameter ( $\Psi_{JT}$ ) and junction-to-board characterization parameter ( $\Psi_{JB}$ ). These parameters provide two methods for calculating the junction temperature ( $\Psi_{JT}$ ) with the temperature at the center-top of device package ( $\Psi_{JT}$ ) to calculate the junction temperature. Use the junction-to-board characterization parameter ( $\Psi_{JB}$ ) with the PCB surface temperature 1 mm from the device package ( $\Psi_{JB}$ ) to calculate the junction temperature. $$T_{J} = T_{T} + \psi_{JT} \times P_{D} \tag{4}$$ where: - · P<sub>D</sub> is the dissipated power - T<sub>T</sub> is the temperature at the center-top of the device package $$T_{I} = T_{B} + \psi_{JB} \times P_{D} \tag{5}$$ where: T<sub>B</sub> is the PCB surface temperature measured 1 mm from the device package and centered on the package edge For detailed information on the thermal metrics and how to use them, see the *Semiconductor and IC Package Thermal Metrics* application note. #### 8.2.3 应用曲线 ### 8.3 Best Design Practices Place at least one 0.47-µF capacitor as close as possible to the OUT and GND pins of the regulator. Do not connect the output capacitor to the regulator using a long, thin trace. Connect an input capacitor as close as possible to the IN and GND pins of the regulator for best performance. Do not exceed the absolute maximum ratings. ### 8.4 Power Supply Recommendations The TLV704 is designed to operate from an input voltage supply range between 2.5 V and 24 V. The input voltage range must provide adequate headroom for the device to have a regulated output. Inductive impedances between the input supply and the IN pin can create significant voltage excursions at the IN pin during start-up or load transient events. If inductive impedances are unavoidable, use an input capacitor. #### 8.5 Layout #### 8.5.1 Layout Guidelines For best overall performance, place all circuit components on the same side of the printed-circuit-board and as near as practical to the respective LDO pin connections. Place ground return connections for the input and output capacitors as close to the GND pin as possible, using wide, component-side, copper planes. Do not use vias and long traces to create LDO circuit connections to the input capacitor, output capacitor, or the resistor divider because this practice negatively affects system performance. This grounding and layout scheme minimizes inductive parasitics, and thereby reduces load-current transients, minimizes noise, and increases circuit stability. A ground reference plane is also recommended and is either embedded in the PCB or located on the bottom side of the PCB opposite the components. This reference plane serves to assure accuracy of the output voltage and shield the LDO from noise. #### 8.5.1.1 Power Dissipation To provide reliable operation, worst-case junction temperature must not exceed 125°C. This restriction limits the power dissipation the regulator can handle in any given application. To make sure the junction temperature is within acceptable limits, calculate the maximum allowable dissipation, $P_{D(max)}$ , and the actual dissipation, $P_{D,max}$ , which must be less than or equal to $P_{D,max}$ . The maximum-power-dissipation limit is determined using 方程式 6: $$P_{D(max)} = \frac{T_{J}max - T_{A}}{R_{\theta JA}}$$ (6) where: - T<sub>J</sub>max is the maximum allowable junction temperature - R $_{\theta}$ JA is the thermal resistance junction-to-ambient for the package (see the *Thermal Information*table) - T<sub>A</sub> is the ambient temperature The regulator dissipation is calculated using 方程式 7: $$P_{D} = (V_{IN} - V_{OIIT}) \times I_{OIIT} \tag{7}$$ #### 8.5.2 Layout Example 图 8-11. Layout Example for the DBV Package Product Folder Links: TLV704 ### 9 Device and Documentation Support ### 9.1 Device Support ### 9.1.1 Development Support #### 9.1.1.1 Evaluation Module An evaluation module (EVM) is available to assist in the initial circuit performance evaluation using the TLV704. The TLV70433DBVEVM-712 evaluation module (and related user guide) can be requested at the Texas Instruments website through the product folders or purchased directly from the TI eStore. #### 9.1.2 Device Nomenclature 表 9-1. Available Options(1) | PRODUCT | V <sub>OUT</sub> | |--------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | TLV704 <b>xx<i>yyy</i>z</b><br>Legacy chip | xx is the nominal output voltage (for example 33 = 3.3 V). yyy is the package designator. z is the package quantity. | | TLV704 <b>xx<i>yyy</i>zM3</b><br>New chip | xx is the nominal output voltage (for example 33 = 3.3 V). yyy is the package designator. z is the package quantity. M3 is a suffix designator for newer chip redesigns, fabricated on the latest TI process technology. | <sup>(1)</sup> For the most current package and ordering information, see the Package Option Addendum at the end of this document, or visit the device product folder at www.ti.com. ### 9.2 Documentation Support #### 9.2.1 Related Documentation For related documentation see the following: Texas Instruments, TLV70433DBVEVM-712, TLV70433PKEVM-712 Evaluation Modules user guide ### 9.3 接收文档更新通知 要接收文档更新通知,请导航至 ti.com 上的器件产品文件夹。点击*订阅更新* 进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。 ### 9.4 支持资源 TI E2E™ 支持论坛是工程师的重要参考资料,可直接从专家获得快速、经过验证的解答和设计帮助。搜索现有解答或提出自己的问题可获得所需的快速设计帮助。 链接的内容由各个贡献者"按原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的《使用条款》。 #### 9.5 Trademarks TI E2E™ is a trademark of Texas Instruments. 所有商标均为其各自所有者的财产。 #### 9.6 静电放电警告 静电放电 (ESD) 会损坏这个集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理和安装程序,可能会损坏集成电路。 ESD 的损坏小至导致微小的性能降级,大至整个器件故障。精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可能会导致器件与其发布的规格不相符。 ### 9.7 术语表 22 TI术语表本术语表列出并解释了术语、首字母缩略词和定义。 Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated ### 10 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. 3-May-2023 www.ti.com #### **PACKAGING INFORMATION** | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------| | TLV70418DBVR | ACTIVE | SOT-23 | DBV | 5 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 1NG | Samples | | TLV70430DBVR | ACTIVE | SOT-23 | DBV | 5 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | QUQ | Samples | | TLV70430DBVT | ACTIVE | SOT-23 | DBV | 5 | 250 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | QUQ | Samples | | TLV70433DBVR | ACTIVE | SOT-23 | DBV | 5 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | PAO | Samples | | TLV70433DBVRM3 | ACTIVE | SOT-23 | DBV | 5 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | PAO | Samples | | TLV70433DBVT | ACTIVE | SOT-23 | DBV | 5 | 250 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | PAO | Samples | | TLV704345DBVR | ACTIVE | SOT-23 | DBV | 5 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 13T | Samples | | TLV704345DBVRM3 | ACTIVE | SOT-23 | DBV | 5 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 13T | Samples | | TLV704345DBVT | ACTIVE | SOT-23 | DBV | 5 | 250 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 13T | Samples | | TLV70436DBVR | ACTIVE | SOT-23 | DBV | 5 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | PAW | Samples | | TLV70436DBVRM3 | ACTIVE | SOT-23 | DBV | 5 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | PAW | Samples | | TLV70436DBVT | ACTIVE | SOT-23 | DBV | 5 | 250 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | PAW | Samples | | TLV70450DBVR | ACTIVE | SOT-23 | DBV | 5 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | PAX | Samples | | TLV70450DBVRM3 | ACTIVE | SOT-23 | DBV | 5 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | PAX | Samples | | TLV70450DBVT | ACTIVE | SOT-23 | DBV | 5 | 250 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | PAX | Samples | <sup>(1)</sup> The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. **PREVIEW:** Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE**: TI has discontinued the production of the device. ### PACKAGE OPTION ADDENDUM www.ti.com 3-May-2023 (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. www.ti.com 4-Jun-2023 ### TAPE AND REEL INFORMATION | _ | <u> </u> | |----|-----------------------------------------------------------| | A0 | Dimension designed to accommodate the component width | | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-----------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TLV70418DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TLV70418DBVR | SOT-23 | DBV | 5 | 3000 | 178.0 | 9.0 | 3.3 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TLV70430DBVR | SOT-23 | DBV | 5 | 3000 | 178.0 | 9.0 | 3.23 | 3.17 | 1.37 | 4.0 | 8.0 | Q3 | | TLV70430DBVT | SOT-23 | DBV | 5 | 250 | 178.0 | 8.4 | 3.23 | 3.17 | 1.37 | 4.0 | 8.0 | Q3 | | TLV70433DBVR | SOT-23 | DBV | 5 | 3000 | 178.0 | 9.0 | 3.23 | 3.17 | 1.37 | 4.0 | 8.0 | Q3 | | TLV70433DBVRM3 | SOT-23 | DBV | 5 | 3000 | 178.0 | 9.0 | 3.3 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TLV70433DBVRM3 | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TLV70433DBVT | SOT-23 | DBV | 5 | 250 | 178.0 | 8.4 | 3.23 | 3.17 | 1.37 | 4.0 | 8.0 | Q3 | | TLV704345DBVR | SOT-23 | DBV | 5 | 3000 | 178.0 | 9.0 | 3.23 | 3.17 | 1.37 | 4.0 | 8.0 | Q3 | | TLV704345DBVRM3 | SOT-23 | DBV | 5 | 3000 | 178.0 | 9.0 | 3.3 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TLV704345DBVRM3 | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TLV704345DBVT | SOT-23 | DBV | 5 | 250 | 178.0 | 8.4 | 3.23 | 3.17 | 1.37 | 4.0 | 8.0 | Q3 | | TLV70436DBVR | SOT-23 | DBV | 5 | 3000 | 178.0 | 9.0 | 3.23 | 3.17 | 1.37 | 4.0 | 8.0 | Q3 | | TLV70436DBVRM3 | SOT-23 | DBV | 5 | 3000 | 178.0 | 9.0 | 3.3 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TLV70436DBVRM3 | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TLV70436DBVT | SOT-23 | DBV | 5 | 250 | 178.0 | 8.4 | 3.23 | 3.17 | 1.37 | 4.0 | 8.0 | Q3 | # **PACKAGE MATERIALS INFORMATION** www.ti.com 4-Jun-2023 | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |----------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TLV70450DBVR | SOT-23 | DBV | 5 | 3000 | 178.0 | 9.0 | 3.23 | 3.17 | 1.37 | 4.0 | 8.0 | Q3 | | TLV70450DBVRM3 | SOT-23 | DBV | 5 | 3000 | 178.0 | 9.0 | 3.3 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TLV70450DBVRM3 | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TLV70450DBVT | SOT-23 | DBV | 5 | 250 | 178.0 | 8.4 | 3.3 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | www.ti.com 4-Jun-2023 \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |-----------------|--------------|-----------------|------|------|-------------|------------|-------------| | TLV70418DBVR | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | TLV70418DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 180.0 | 18.0 | | TLV70430DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 180.0 | 18.0 | | TLV70430DBVT | SOT-23 | DBV | 5 | 250 | 180.0 | 180.0 | 18.0 | | TLV70433DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 180.0 | 18.0 | | TLV70433DBVRM3 | SOT-23 | DBV | 5 | 3000 | 180.0 | 180.0 | 18.0 | | TLV70433DBVRM3 | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | TLV70433DBVT | SOT-23 | DBV | 5 | 250 | 180.0 | 180.0 | 18.0 | | TLV704345DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 180.0 | 18.0 | | TLV704345DBVRM3 | SOT-23 | DBV | 5 | 3000 | 180.0 | 180.0 | 18.0 | | TLV704345DBVRM3 | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | TLV704345DBVT | SOT-23 | DBV | 5 | 250 | 180.0 | 180.0 | 18.0 | | TLV70436DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 180.0 | 18.0 | | TLV70436DBVRM3 | SOT-23 | DBV | 5 | 3000 | 180.0 | 180.0 | 18.0 | | TLV70436DBVRM3 | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | TLV70436DBVT | SOT-23 | DBV | 5 | 250 | 180.0 | 180.0 | 18.0 | | TLV70450DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 180.0 | 18.0 | | TLV70450DBVRM3 | SOT-23 | DBV | 5 | 3000 | 180.0 | 180.0 | 18.0 | # PACKAGE MATERIALS INFORMATION www.ti.com 4-Jun-2023 | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |----------------|--------------|-----------------|------|------|-------------|------------|-------------| | TLV70450DBVRM3 | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | TLV70450DBVT | SOT-23 | DBV | 5 | 250 | 180.0 | 180.0 | 18.0 | SMALL OUTLINE TRANSISTOR #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. Refernce JEDEC MO-178. - 4. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25 mm per side. - 5. Support pin may differ or may not be present. SMALL OUTLINE TRANSISTOR NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE TRANSISTOR NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. ### 重要声明和免责声明 TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。 这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。 这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。 TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 TI 反对并拒绝您可能提出的任何其他或不同的条款。 邮寄地址: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023,德州仪器 (TI) 公司