# TPPM0115 SWITCH MODE SYNCHRONOUS BUCK CONTROLLER

SLVS371A- MARCH 2001 - REVISED JUNE 2001

#### features

- DC-DC Synchronous Buck Controller
- Switching Frequency, 200 kHz (Typ)
- Programmable Output Voltage,
   1 V to 2.5 V ±2%
- Power Good Function (PWRGD)
- Input Voltage, 12 V ±5%
- Drive High Load Current With External Components

#### applications

- PC Motherboard, Voltage Regulation for System Power
- DDR Memory Supply (V<sub>DDQ</sub> or V<sub>TT</sub>)
- RDRAM Memory Supply (V<sub>DDQ</sub>)
- General Purpose Synchronous Switch Mode Controller

#### 

NC - No internal connection

#### description

The TPPM0115 is a synchronous buck controller capable of driving two external power FETs 180° out of phase. The device requires a minimum of external standard filter components and switching FETs to regulate the desired output voltage. This is achieved with an internal switching frequency of 200 kHz (typical).

The TPPM0115 switch mode controller and associated circuitry provide efficient voltage regulation of greater than 85%. The output voltage is set by two external resistors. During power up, when the output voltage reaches 90% of the desired value, the power good (PWRGD) output is transitioned high after a short delay of 1 ms to 5 ms. During power down, when the output voltage falls below 90% of the set value, the PWRGD output is pulled low without any delay.

In the event the set output is in an over-voltage condition due to a system fault, the drive to the lower FET turns on to correct the fault. There is a dead time between switching one FET ON while the other FET is switching OFF to prevent cross conduction.

The TPPM0115 is capable of driving high static load currents with minimal ripple on the output (<2%). The phase sense input is used to sense the flow of current through the inductor during flyback to minimize ripple on the output.

To optimize output filter capacitance, the voltage mode control is based on a fixed ON time during the start of the cycle and hysteretic control during load transients. This allows the device to respond and maintain the set regulation voltage.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



SLVS371A- MARCH 2001 - REVISED JUNE 2001

# functional block diagram



## **Terminal Functions**

| TERMINA | \L  |     | DECORPTION                                |
|---------|-----|-----|-------------------------------------------|
| NAME    | NO. | 1/0 | DESCRIPTION                               |
| DRVH    | 5   | 0   | Output for upper FET gate drive           |
| DRVL    | 6   | 0   | Output for lower FET gate drive           |
| GND     | 8   | 0   | Ground                                    |
| NC/TEST | 3   | 0   | No connection, used for test purpose only |
| PHASE   | 4   | - 1 | Phase sense input                         |
| PWRGD   | 2   | 0   | Open-drain output for power good function |
| SEN     | 7   | I   | Sense input                               |
| VCC     | 1   | I   | Input voltage                             |

# TPPM0115 SWITCH MODE SYNCHRONOUS BUCK CONTROLLER

SLVS371A- MARCH 2001 - REVISED JUNE 2001

## absolute maximum ratings over operating free-air temperature (unless otherwise noted)†

| Unregulated input voltage, V <sub>CC</sub> (see Notes 1 and 2)                        | 24 V          |
|---------------------------------------------------------------------------------------|---------------|
| Drive output voltage, V <sub>(DRVH)</sub> and V <sub>(DRVL)</sub> (see Notes 1 and 3) |               |
| Power good voltage, V <sub>(PWRGD)</sub> (see Notes 1 and 2)                          |               |
| Feedback voltage, V <sub>(SEN)</sub> (see Notes 1 and 2)                              | 7 V           |
| Phase sense voltage, V <sub>(PHASE)</sub> (see Note 3)                                | 7 V           |
| Continuous power dissipation, P <sub>D</sub>                                          | 0.4 W         |
| Electrostatic discharge susceptibility, V <sub>(HBMESD)</sub> (see Note 4)            | 2 kV          |
| Operating ambient temperature range, T <sub>A</sub>                                   | 0°C to 70°C   |
| Storage temperature range, T <sub>stq</sub>                                           | 65°C to 150°C |
| Lead temperature (soldering, 10 sec) T <sub>LEAD</sub>                                | 260°C         |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

- NOTES: 1. All voltage values are with respect to GND.
  - 2. Absolute negative voltage values on these terminals should not be below  $-0.5\ V$ .
  - 3. Absolute negative voltage values on these terminals should not be below -1 V.
  - 4. The human body model is a 100-pF capacitor discharged through a 1.5-k $\Omega$  resistor into each terminal.

#### recommended operating conditions

|                                               | MIN  | NOM | MAX  | UNIT |
|-----------------------------------------------|------|-----|------|------|
| Unregulated input voltage, VCC                | 11.4 |     | 12.6 | V    |
| Drive output current, I(DRVH) and I(DRVL)     |      | 500 |      | mA   |
| Power good voltage, V(PWRGD)                  |      | 5   |      | V    |
| Feedback voltage, V(SEN)                      |      | 1   |      | V    |
| Phase sense voltage, V(PHASE)                 |      | 0   |      | V    |
| Continuous power dissipation, PD              |      | 100 |      | mW   |
| Operating ambient temperature, T <sub>A</sub> |      | 55  |      | °C   |



# TPPM0115 SWITCH MODE SYNCHRONOUS BUCK CONTROLLER

SLVS371A- MARCH 2001 - REVISED JUNE 2001

# dc electrical characteristics, $T_A$ = 0°C to 55°C, $V_{CC}$ = 12 V (unless otherwise noted)

|                       | PARAMETER                   | TEST C                                                                                    | CONDITIONS                                          | MIN | TYP    | MAX           | UNIT |
|-----------------------|-----------------------------|-------------------------------------------------------------------------------------------|-----------------------------------------------------|-----|--------|---------------|------|
| VOUT                  | Output voltage              | $V_{CC} = 11.4 \text{ V to } 12.$<br>See Figure 8 for ext<br>$R_1 = 0$ , $R_2$ is not pre |                                                     | 1   |        |               | V    |
| η                     | Efficiency                  | I∟ = 10 A,                                                                                | See Figure 8                                        | 86% |        |               |      |
| IQ                    | Quiescent current           | V(SEN) = <1 V or ><br>VOUT = 1 V to 1.3 \                                                 | 1.3 V,<br>/                                         |     | 2      |               | mA   |
| ΔVO(ΔΙΟ)              | Load regulation             |                                                                                           |                                                     |     |        |               |      |
| ΔV <sub>O</sub> (ΔVI) | Line regulation             | See Figure 8                                                                              |                                                     | -1% |        | 1%            |      |
|                       | Temperature regulation      |                                                                                           |                                                     |     |        |               |      |
| VOH(DRVH)             |                             | $V_{(SEN)} = 0.9 V,$                                                                      | I <sub>OH</sub> = 200 mA                            | \   | √CC-3V |               | .,   |
| VOL(DRVH)             | Upper drive output voltage  | V(SEN) = 1.2 V,                                                                           | $I_{OL} = -200 \text{ mA}$                          |     |        | 1             | V    |
| VOH(DRVL)             | Lower drive output voltage  | V(SEN) = 1.2 V,<br>V(PHASE) < 0 V                                                         | I <sub>OH</sub> = 200 mA                            |     | 5      |               | V    |
| VOL(DRVL)             | 1                           | $V_{(SEN)} = 0.9 V$                                                                       | $I_{OL} = -200 \text{ mA}$                          |     |        | 1             |      |
| ΊΗ                    | 5                           | V(SEN) = 0.9 V,                                                                           | V(PHASE) = 5 V                                      |     | 100    |               |      |
| I <sub>IL</sub>       | Phase input current         | V(SEN) = 1.2 V,                                                                           | V(PHASE) = -0.3 V                                   |     | -50    |               | μА   |
|                       | Sense output voltage for    | Ramp up sense inputransition to high                                                      | Ramp up sense input until PWRGD                     |     |        | VOUT*<br>0.96 | V    |
| V(PWRGD)              | PWRGD detection range       | Ramp down sense i transition to low                                                       | Ramp down sense input until PWRGD transition to low |     |        | Vолт*<br>0.71 | V    |
| IBIAS                 | Sense feedback bias current | V(SEN) = 1.08 V                                                                           |                                                     |     |        | 5             | μΑ   |

# ac electrical characteristics, $T_A$ = 0°C to 55°C, $V_{CC}$ = 12 V (unless otherwise noted)

|                 | PARAMETER                                   | TEST CONDITIONS                                                                                                    | MIN | TYP | MAX | UNIT |
|-----------------|---------------------------------------------|--------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| $f_{\text{SW}}$ | Switching frequency                         | Measured at DRVH terminal                                                                                          |     | 200 |     | kHz  |
|                 | Output vice time for both DDV// and DDV//   | $V_{(DRVH)} \rightarrow 0 \text{ V to 8 V}, \qquad V_{(SEN)} \rightarrow 1.1 \text{ V to } 0.9 \text{ V}$          |     | 50  |     |      |
| t <sub>r</sub>  | Output rise time for both DRVH and DRVL     | $V_{(DRVL)} \rightarrow$ 0 V to 8 V, $V_{(SEN)} \rightarrow$ 0.9 V to 1.1 V                                        |     | 50  |     | ns   |
| 4.              | Output fall times for both DDV/I Land DDV/I | $V_{(DRVH)} \rightarrow$ 8 V to 0 V, $V_{(SEN)} \rightarrow$ 0.9 V to 1.1 V                                        |     | 50  |     |      |
| tf              | Output fall time for both DRVH and DRVL     | $V_{(DRVL)} \rightarrow 8 \text{ V to 0 V}, \qquad V_{(SEN)} \rightarrow 1.1 \text{ V to 0.9 V}$                   |     | 50  |     | ns   |
| t <sub>d</sub>  | Power good signal delay                     | Delay time for $V(SEN) > V(PWRGD)$ to PWRGD transitioning high                                                     | 1   |     | 5   | ms   |
|                 | Dead time between DRVH and DRVL             | $V(SEN) \rightarrow 1.1 \text{ V to } 0.9 \text{ V},$ Delay between $V(DRVL)$ at 0 V and $V(DRVH) = 1.5 \text{ V}$ |     | 50  |     |      |
| <sup>t</sup> dt | switch conduction                           | $V(SEN) \rightarrow 0.9 \text{ V to 1.1 V},$ Delay between $V(DRVH)$ at 0 V and $V(DRVL) = 1.5 \text{ V}$          |     | 50  | ·   | ns   |

#### thermal characteristics

|                 |                                        | MIN | TYP | MAX | UNIT |
|-----------------|----------------------------------------|-----|-----|-----|------|
| $R_{\theta JC}$ | Thermal impedance, junction-to-case    |     |     | 50  | °C/W |
| $R_{\theta JA}$ | Thermal impedance, junction-to-ambient |     |     | 178 | °C/W |





Figure 1. Dead Time Between Gate Drives Upper Switching OFF and Lower Switching ON



Figure 2. Dead Time Between Gate Drives Upper Switching ON and Lower Switching OFF





Figure 3. Output Voltage Ripple (Offset = 2.5 V) With NO Load



Figure 4. Output Voltage Ripple (Offset = 2.5 V) With 6 A Load





Figure 5. Output Voltage Ripple (Offset = 2.5 V) With 12 A Load



Figure 6. Output Voltage Ripple (Offset = 2.5 V) With Dynamic Load Switching (1 A to 8 A)



Figure 7. System Efficiency With Load Current (2.5-V Output)



#### **APPLICATION INFORMATION**



NOTES: A. The heavy lines must be kept short and connected to the ground plane construction for efficient results.

- B. The feedback (sense) trace should be kept from the inductor flux.
- C. The 1500-μF capacitor should have a low ESR to minimize output voltage ripple.
- D. External FETs are MTD3302 or PHD55N03LT.
- E. Set the resistor values on the SEN terminal using the following formulas:

$$\label{eq:Vout} V_{\mbox{OUT}} = \frac{V_{\mbox{ref}}(\mbox{R1} + \mbox{R2})}{\mbox{R2}}, \ \ \mbox{where} \ \mbox{V}_{\mbox{ref}} = \ \mbox{1 V}$$

- F. Maximum efficiency is dependent on proper selection of external components.
- G. Line and load regulation is dependent on proper selection of external components.

Optional: When resistor feedback network is not used,  $V_{OUT}$  must be connected directly to SEN input to provide output regulation at  $V_{OUT} = V_{ref}$ .

Figure 8. Typical Application Schematic

## **APPLICATION INFORMATION**



- NOTES: A. The heavy lines must be kept short and connected to the ground plane construction for efficient results.
  - B. The performance of the regulator depends on the proper selection of the external components for the application.

Figure 9. Application Schematic for DDR Memory  $V_{\mbox{\scriptsize DDQ}}$  and  $V_{\mbox{\scriptsize TT}}$  Supplies



#### **APPLICATION INFORMATION**



NOTES: A. The heavy lines must be kept short and connected to the ground plane construction for efficient results.

B. The performance of the regulator depends on the proper selection of the external components for the application.

Figure 10. Application Schematic for RAMBUS Memory V<sub>DDQ</sub> and V<sub>CORE</sub> Supplies



SLVS371A- MARCH 2001 - REVISED JUNE 2001

#### **MECHANICAL DATA**

## D (R-PDSO-G\*\*)

#### 14 PINS SHOWN

#### PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in inches (millimeters).

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion, not to exceed 0.006 (0,15).

D. Falls within JEDEC MS-012

www.ti.com 13-Aug-2021

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------|
|                  |        |              |                    |      |                |              | (6)                           |                    |              |                         |         |
| TPPM0115D        | ACTIVE | SOIC         | D                  | 8    | 75             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | TP0115                  | Samples |
| TPPM0115DG4      | ACTIVE | SOIC         | D                  | 8    | 75             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | TP0115                  | Samples |
| TPPM0115DR       | ACTIVE | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | TP0115                  | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 13-Aug-2021

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com 5-Jan-2022

## TAPE AND REEL INFORMATION





| _ |    |                                                           |
|---|----|-----------------------------------------------------------|
|   |    | Dimension designed to accommodate the component width     |
|   | B0 | Dimension designed to accommodate the component length    |
|   | K0 | Dimension designed to accommodate the component thickness |
|   | W  | Overall width of the carrier tape                         |
| ı | P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device     | Package<br>Type | Package<br>Drawing |   |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPPM0115DR | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |

www.ti.com 5-Jan-2022



#### \*All dimensions are nominal

| Device     | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPPM0115DR | SOIC         | D               | 8    | 2500 | 350.0       | 350.0      | 43.0        |

# PACKAGE MATERIALS INFORMATION

www.ti.com 5-Jan-2022

#### **TUBE**



#### \*All dimensions are nominal

| Device      | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|-------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| TPPM0115D   | D            | SOIC         | 8    | 75  | 505.46 | 6.76   | 3810   | 4      |
| TPPM0115DG4 | D            | SOIC         | 8    | 75  | 505.46 | 6.76   | 3810   | 4      |

#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated