

ZHCSA97-SEPTEMBER 2012

TPS40021-EP

## 增强型、低输入电压模式同步降压控制器 查询样品: TPS40021-EP

#### 特性

- 工作输入电压范围为 2.25V 至 5.5V
- 输出电压低至 0.7V
- 1% 内部 0.7V 电压基准
- Predictive Gate Drive™ 用于实现更高效率的 N 通道金属氧化物半导体场效应晶体管 (MOSFET)
- 外部可调软启动和短路电流限制
- 100kHz 至 • 1MHz 可编程固定频率电压模式控制
- 拉电流或灌电流
- 带有电源指示(给出输出状态)的快速响应输出瞬 态比较器
- 16 引脚 PowerPAD™ 封装

应用范围

- 网络设备
- 电信设备 •
- 基站
- 服务器
- **DSP** 电源 •
- 支持国防、航空航天、和医疗应用
- 受控基线 •
- 一个组装和测试场所
- 一个制造场所
- 支持军用温度范围(-55℃至125℃)<sup>(1)</sup>
- 延长的产品生命周期
- 延长的产品变更通知
- 产品可追溯性 •
- (1) 可定制工作温度范围

### 说明

TPS40021 是一款针对非隔离式同步降压稳压器而设计的直流到直流控制器,通过用户可编程性提供增强型操作和 设计灵活性。

此器件采用一个私有的预测栅极驱动技术来大大减少与高侧和同步整流器 N 通道 MOSFET 转换相关的二极管传导 损耗。 带有升压电路的集成电荷泵为高侧和同步整流器

N 通道 MOSFET 提供一个经稳压的 5V 栅极驱动。 将预测栅极驱动技术与电荷泵/升压电路组合使用以提供一个高 效、更小型和低成本的转换器。

通过如下的用户可编程性提供了设计灵活性:运行频率、短路电流检测阀值、软启动斜坡时间和外部同步频率。可 使用一个单电阻器将运行频率设定在 100kHz 至 1MHz 之间。 针对一个给定的转换器功率水平以及更快速的环路 闭合,较高的运行频率可生成更小的组件值。

可通过一个单电阻器来设定短路电流检测,从而更容易地调整短路电流限制检测阀值来适应不同尺寸的(R<sub>DS(导通)</sub>) MOSFET。 短路电流功能在软启动和短时瞬态条件下以及一个故障计数器处理持续时间较长的短路电流情况时提 供逐周期电流限制。 如果检测到一个故障, 控制器在由六个连续的软启动周期确定的周期时间内关断。 控制器在 每次第七个软启动周期时自动重试输出。

除了确定故障条件下的关闭时间,软启动斜坡在启动期间提供转换器输出的由已闭合环路控制的斜坡。 可编程性使 得斜升速率可在多种输出 L-C 组件值间调节。



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. Predictive Gate Drive. PowerPAD are trademarks of Texas Instruments.



输出电压瞬变比较器提供快速响应,第一击,输出电压瞬变的方法。通过一个 OSNS 引脚上的电阻分压器来感测输出电压。如果检测到一个过压情况,那么在输出返回到稳压之前,HDRV 栅极驱动被关闭,而 LDRV 栅极驱动 被打开。相似地,如果感测到一个输出欠压,HDRV 栅极驱动达到 95% 占空比来将输出快速泵回。在任一种情况下,电源正常 (PowerGood) 开漏输出拉至低电平来表示输出电压超出稳压条件。 PowerGood 输出可被以菊花链的方式连接至 SS/SD 引脚或者其它控制器或转换器的使能引脚以实现输出电压排序。 只需将 OSNS 引脚接至 VDD 即可禁用瞬态比较器。

通过 ILIM/SYNC 引脚,可从外部将 TPS40021 同步至高达自由振荡频率的 1.5 倍。这可实现多个控制器同步以大 大减少由振荡器之间的输入拍频造成的电磁干扰 (EMI) 问题。



#### TEXAS INSTRUMENTS

ZHCSA97-SEPTEMBER 2012

#### www.ti.com.cn

This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### **ORDERING INFORMATION**<sup>(1)</sup>

|                | Tj                   | PACKAGE                 | ORDE<br>PART M  | RABLE<br>IUMBER     | TOP-SIDE<br>MARKING | VID NUMBER     |
|----------------|----------------------|-------------------------|-----------------|---------------------|---------------------|----------------|
|                | 55°C to 125°C        | Plastic HTSSOP PowerPAD | TPS40021MPWPREP | Tape and Reel, 2000 | 40021M              | V62/12601-01XE |
| -55°C 10 125°C | (PWP) <sup>(2)</sup> | TPS40021MPWPEP          | Tube, 90        | 4002110             | V62/12601-01XE-T    |                |

(1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI website at www.ti.com.

(2) With Cu NIPDAU lead/ball finish

#### ABSOLUTE MAXIMUM RATINGS<sup>(1)</sup>

over operating free-air temperature range unless otherwise noted

|                  |                            |                                        |    | MIN               | MAX  | UNIT |  |
|------------------|----------------------------|----------------------------------------|----|-------------------|------|------|--|
|                  |                            | SS/SD, VDD, PVDD, OSNS                 |    | -0.3              | 6    |      |  |
|                  |                            | BOOT2, BOOT1                           |    | V <sub>SW</sub> + | 6    |      |  |
| VIN              | Input voltage range        | SW                                     |    | -0.3              | 10.5 | V    |  |
|                  |                            |                                        | -5 |                   |      |      |  |
|                  |                            | FB, ILIM                               |    | -0.3              | 6    |      |  |
| V <sub>OUT</sub> | Output voltage range       | COMP, PWRGD, RT                        |    | -0.3              | 6    | V    |  |
| Is               | Sink current PWRGD         |                                        |    | 10                |      | mA   |  |
| TJ               | Maxium juction temperature |                                        |    |                   | 150  | °C   |  |
| T <sub>stg</sub> | Storage temperature        | Storage temperature                    |    |                   |      |      |  |
|                  | Lead temperature 1,6 m     | m (1/16 inch) from case for 10 seconds |    | 260               |      | °C   |  |

(1) Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. All voltage values are with respect to the network ground terminal unless otherwise noted.

#### THERMAL INFORMATION

|                    |                                                             | TPS40021-EP |       |
|--------------------|-------------------------------------------------------------|-------------|-------|
|                    | THERMAL METRIC <sup>(1)</sup>                               | PWP         | UNITS |
|                    |                                                             | 16 PINS     |       |
| $\theta_{JA}$      | Junction-to-ambient thermal resistance <sup>(2)</sup>       | 38.3        |       |
| θ <sub>JCtop</sub> | Junction-to-case (top) thermal resistance <sup>(3)</sup>    | 28          |       |
| $\theta_{JB}$      | Junction-to-board thermal resistance <sup>(4)</sup>         | 9           | 8CAN  |
| $\Psi_{JT}$        | Junction-to-top characterization parameter <sup>(5)</sup>   | 0.4         | C/W   |
| Ψ <sub>JB</sub>    | Junction-to-board characterization parameter <sup>(6)</sup> | 8.9         |       |
| θ <sub>JCbot</sub> | Junction-to-case (bottom) thermal resistance <sup>(7)</sup> | 2.9         |       |

(1) 有关传统和新的热度量的更多信息,请参阅IC 封装热度量应用报告, SPRA953。

(2) 在 JESD51-2a 描述的环境中,按照 JESD51-7 的指定,在一个 JEDEC 标准高 K 电路板上进行仿真,从而获得自然 对流条件下的结至环境热阻。

(3) 通过在封装顶部模拟一个冷板测试来获得结至芯片外壳(顶部)的热阻。 不存在特定的 JEDEC 标准测试,但 可在 ANSI SEMI 标准 G30-88 中能找到内容接近的说明。

- (4) 按照 JESD51-8 中的说明,通过 在配有用于控制 PCB 温度的环形冷板夹具的环境中进行仿真,以获得结板热阻。
- (5) 结至顶部特征参数,ψ<sub>JT</sub>,估算真实系统中器件的结温,并使用 JESD51-2a(第 6 章和第 7 章)中 描述的程序从仿真数据中 提取出该参数以便获得 θ<sub>JA</sub>。
- (7) 通过在外露(电源)焊盘上进行冷板测试仿真来获得结至芯片外壳(底部)热阻。不存在特定的 JEDEC 标准 测试,但可在 ANSI SEMI 标准 G30-88 中能找到内容接近的说明。

www.ti.com.cn

NSTRUMENTS

**EXAS** 

#### **RECOMMENDED OPERATING CONDITIONS**

|                                             | MIN  | MAX  | UNIT |
|---------------------------------------------|------|------|------|
| Supply voltage, V <sub>IN</sub>             | 2.25 | 5.50 | V    |
| Operating temperature range, T <sub>J</sub> | -55  | 125  | °C   |

### **ELECTRICAL CHARACTERISTICS**

 $T_J = -55^{\circ}C$  to  $125^{\circ}C$ ,  $T_J = T_A$ , VDD = 5.0 V (unless otherwise noted)

|                   | PARAMETER                                              | TEST CONDITIONS                                                                                          | MIN   | TYP   | MAX      | UNIT   |
|-------------------|--------------------------------------------------------|----------------------------------------------------------------------------------------------------------|-------|-------|----------|--------|
| INPUT SU          | JPPLY                                                  |                                                                                                          |       |       |          |        |
| V <sub>DD</sub>   | Input voltage range                                    |                                                                                                          | 2.25  |       | 5.50     | V      |
| V <sub>PVDD</sub> | PVDD pin voltage                                       | V <sub>DD</sub> = 3.3 V                                                                                  |       | 4.9   | 5.2      | V      |
|                   | Switching current                                      | 500 kHz, No load on HDRV, LDRV                                                                           |       | 3.5   | 5        |        |
| I <sub>DD</sub>   | Quiescent current                                      | FB = 0.8 V                                                                                               |       | 2     | 3        | mA     |
|                   | Shutdown current                                       | SS/SD = 0 V, Outputs OFF                                                                                 |       | 0.38  | 1        |        |
| .,                | Minimum on-voltage                                     |                                                                                                          | 1.95  | 2.05  | 2.15     |        |
| VUVLO             | Hysteresis                                             |                                                                                                          | 72    | 130   | 200      | mv     |
| OSCILLA           | TOR                                                    | +                                                                                                        |       |       |          |        |
|                   |                                                        | $2.25 \text{ V} \le \text{V}_{\text{DD}} \le 5.00 \text{ V}, \text{R}_{\text{T}} = 69.8 \text{ k}\Omega$ | 405   | 500   | 575      |        |
| tosc              | Accuracy                                               | $2.25 \text{ V} \le \text{V}_{\text{DD}} \le 5.00 \text{ V}, \text{R}_{\text{T}} = 34.8 \text{ k}\Omega$ | 740   | 950   | 1100     | KHZ    |
| V <sub>RAMP</sub> | Ramp voltage                                           | V <sub>PEAK</sub> - V <sub>VAL</sub>                                                                     | 0.80  | 0.93  | 1.07     | V      |
| V <sub>VAL</sub>  | Ramp valley voltage                                    |                                                                                                          | 0.24  | 0.31  | 0.41     | V      |
| PWM               |                                                        | +                                                                                                        |       |       |          |        |
|                   |                                                        | $V_{OSNS} = V_{DD}, R_T = 34.8 \text{ k}\Omega, V_{DD} = 3.3 \text{ V}, F_B = 0 \text{ V}$               | 85    | 94    |          |        |
| d <sub>MAX</sub>  | Maximum duty cycle                                     | $V_{OSNS} = V_{DD}, R_T = 70 \text{ k}\Omega, V_{DD} = 5 \text{ V}, F_B = 0 \text{ V}$                   | 90    | 95    |          | %      |
| d <sub>MIN</sub>  | Minimum duty cycle                                     |                                                                                                          |       |       | 0        | %      |
| t <sub>MIN</sub>  | Minimum HDRV on-time <sup>(1)</sup>                    |                                                                                                          |       | 250   |          | ns     |
| ERROR A           | MPLIFIER                                               | +                                                                                                        |       |       | •        |        |
| V <sub>FB</sub>   | Feedback input voltage                                 | $2.25 \text{ V} \leq \text{V}_{\text{DD}} \leq 5 \text{ V}$                                              | 0.683 | 0.690 | 0.701    | V      |
| I <sub>BIAS</sub> | Input bias current                                     |                                                                                                          |       | 30    | 130      | nA     |
| V <sub>OH</sub>   | High-level output voltage                              | $I_{OH} = 0.5 \text{ mA}, V_{FB} = \text{GND}$                                                           | 2     | 2.5   |          | V      |
| V <sub>OL</sub>   | Low-level output voltage                               | $I_{OL} = 0.5 \text{ mA}, V_{FB} = V_{DD}$                                                               |       | 0.08  | 0.15     | V      |
| I <sub>OH</sub>   | High-level output source<br>current                    | V <sub>FB</sub> = GND                                                                                    | 2.7   | 7     |          | mA     |
| I <sub>OL</sub>   | Low-level output sink current                          | $V_{FB} = V_{DD}$                                                                                        | 3     | 8     |          | mA     |
| G <sub>BW</sub>   | Gain bandwidth <sup>(2)</sup>                          |                                                                                                          |       | 10    |          | MHz    |
| A <sub>OL</sub>   | Open loop gain                                         |                                                                                                          | 53    | 85    |          | dB     |
| CURREN            | T LIMIT                                                |                                                                                                          |       |       |          |        |
| I <sub>SINK</sub> | Current limit sink current                             | $2.25 \text{ V} \le \text{V}_{\text{DD}} \le 5.00 \text{ V}, \text{R}_{\text{T}} = 69.8 \text{ k}\Omega$ | 165   | 190   | 215      | μA     |
| V <sub>OS</sub>   | Current limit offset voltage                           |                                                                                                          | -20   | 0     | 20       | mV     |
|                   | Minimum HDRV on-time in overcurrent                    | V <sub>DD</sub> = 3.3 V                                                                                  |       | 200   | 300      |        |
| ton               | Switch leading-edge blanking pulse time <sup>(2)</sup> |                                                                                                          |       | 140   |          | ns     |
| t <sub>SS</sub>   | Soft-start cycles                                      |                                                                                                          |       | 6     |          | cycles |
| V <sub>ILIM</sub> | Current limit input voltage range                      |                                                                                                          | 2     |       | $V_{DD}$ | V      |
| SOFT ST           | ART                                                    |                                                                                                          |       |       |          |        |
| I <sub>SS</sub>   | Soft-start source current                              | Outputs = OFF                                                                                            | 2     | 3.3   | 5.4      | μA     |

(1) Operation below the minimum on-time could result in overlap of the HDRV and LDRV outputs.

(2) Specified by design. Not production tested.



www.ti.com.cn

### ELECTRICAL CHARACTERISTICS (continued)

 $T_J = -55^{\circ}C$  to  $125^{\circ}C$ ,  $T_J = T_A$ , VDD = 5.0 V (unless otherwise noted)

| _                  | PARAMETER                                                  | TEST CONDITIONS                                                                                   | MIN        | TYP  | MAX  | UNIT |
|--------------------|------------------------------------------------------------|---------------------------------------------------------------------------------------------------|------------|------|------|------|
| SHUTDO             | WN                                                         |                                                                                                   |            |      |      |      |
| V <sub>SD</sub>    | Shutdown threshold voltage                                 |                                                                                                   | 0.2        | 0.26 | 0.29 | V    |
| V <sub>EN</sub>    | Device enable threshold<br>voltage                         |                                                                                                   | 0.25       | 0.28 | 0.32 | V    |
| OUTPUT             | DRIVER                                                     | -                                                                                                 |            |      |      |      |
| R <sub>HDHI</sub>  | High-side driver pull-up resistance                        | $V_{(BOOT1)}$ – $V_{(SW)}$ = 3.3 V, I <sub>SOURCE</sub> = 100 mA                                  | 1          | 2.5  | 5    | Ω    |
| R <sub>HDLO</sub>  | High-side driver pull-down resistance                      | $V_{(BOOT1)} - V_{(SW)} = 3.3 \text{ V}, \text{ I}_{SINK} = 100 \text{ mA}$                       | 0.7        | 1.5  | 3    | Ω    |
| R <sub>LDHI</sub>  | Low-side driver pull-up resistance                         | $P_{VDD} = 3.3 \text{ V}, \text{ I}_{SOURCE} = 100 \text{ mA}$                                    | 1          | 2.5  | 5    | Ω    |
| R <sub>LDLO</sub>  | Low-side driver pull-down resistance                       | P <sub>VDD</sub> = 3.3 V, I <sub>SINK</sub> = 100 mA                                              | 0.41       | 0.80 | 1.50 | Ω    |
| t <sub>LRISE</sub> | Low-side driver rise time                                  |                                                                                                   |            | 15   | 35   | ns   |
| t <sub>LFALL</sub> | Low-side driver fall time                                  |                                                                                                   |            | 10   | 25   | ns   |
| t <sub>HRISE</sub> | High-side driver rise time                                 | $C_{LOAD} = 1 \text{ HF}$                                                                         |            | 15   | 35   | ns   |
| t <sub>HFALL</sub> | High-side driver fall time                                 |                                                                                                   |            | 10   | 25   | ns   |
| THERMA             | L SHUTDOWN                                                 |                                                                                                   | - <u>r</u> |      |      |      |
| T <sub>SD</sub>    | Shutdown temperature <sup>(3)</sup>                        |                                                                                                   |            | 165  |      | °C   |
| ISD                | Hysteresis <sup>(3)</sup>                                  |                                                                                                   |            | 15   |      | C    |
| CHARGE             | PUMP                                                       |                                                                                                   | - <u>r</u> |      |      |      |
| R <sub>VB2</sub>   | R <sub>DS(on)</sub> VDD to BOOT2                           | $V_{DD}$ = 5 V, $I_{SOURCE}$ = 10 mA                                                              | 2.8        | 6.6  | 10.4 | Ω    |
| R <sub>B2P</sub>   | R <sub>DS(on)</sub> BOOT2 to PVDD                          | $V_{DD}$ = 5 V, $I_{SOURCE}$ = 10 mA                                                              | 2.8        | 5.6  | 8.4  | Ω    |
| R <sub>PB1</sub>   | R <sub>DS(on)</sub> PVDD to BOOT1                          | $V_{DD} = 5 \text{ V}, \text{ I}_{SOURCE} = 10 \text{ mA}$                                        | 2.9        | 5.9  | 8.9  | Ω    |
| POWER (            | GOOD                                                       | 1                                                                                                 |            |      |      |      |
| V <sub>PGD</sub>   | Pull-down voltage                                          | $V_{OSNS}$ = 0.8 V, $I_{PWRGD}$ = 0.5 mA, $V_{DD}$ = 3.3 V                                        | 50         | 90   | 140  | mV   |
| t <sub>ONHPL</sub> | Output sense high to power good low delay time             | 0.7 V $\leq$ V <sub>OSNS</sub> $\leq$ 0.8 V, I <sub>PWRGD</sub> = 0.5 mA, V <sub>DD</sub> = 3.3 V | 6          | 10   | 14   | μs   |
| t <sub>ONLPL</sub> | Output sense low to power good low delay time              | 0.6 V $\leq$ V_{OSNS} $\leq$ 0.7 V, I_{PWRGD} = 0.5 mA, V_{DD} = 3.3 V                            | 6          | 10   | 14   | μs   |
| t <sub>SDHPH</sub> | Shutdown high to power good high delay time                | $V_{OSNS}$ = 0.7 V, $I_{PWRGD}$ = 0.5 mA, $V_{DD}$ = 3.3 V, 0 V $\leq$ $V_{SS/SD}$ $\leq$ 0.4 V   | 2          | 4    | 6    | μs   |
| t <sub>SDLPL</sub> | Shutdown low to power good low delay time                  | $V_{OSNS}$ = 0.7 V, $I_{PWRGD}$ = 0.5 mA, $V_{DD}$ = 3.3 V, 0 V $\leq$ $V_{SS/SD}$ $\leq$ 0.4 V   | 0.5        | 1.5  | 3    | μs   |
| t <sub>ONHPH</sub> | Output sense high to nominal to power good high delay time | 0.7 V $\leq$ V <sub>OSNS</sub> $\leq$ 0.8 V, I <sub>PWRGD</sub> = 0.5 mA, V <sub>DD</sub> = 3.3 V | 140        | 500  | 1000 | ns   |
| t <sub>ONLPH</sub> | Output sense low to nominal to power good high delay time  | 0.6 V $\leq$ V_{OSNS} $\leq$ 0.7 V, I_{PWRGD} = 0.5 mA, V_{DD} = 3.3 V                            | 140        | 500  | 1000 | ns   |
| TRANSIE            | NT COMPARATORS                                             |                                                                                                   |            |      |      |      |
| Vov                | Overvoltage output threshold voltage                       | Referenced to V <sub>FB</sub>                                                                     | 23         | 29   | 35   | mV   |
|                    | Hysteresis                                                 |                                                                                                   | 8          | 15   | 22   |      |
| V <sub>UV</sub>    | Undervoltage output threshold voltage                      | Referenced to V <sub>FB</sub>                                                                     | -37        | -31  | -25  | mV   |
|                    | Hysteresis                                                 |                                                                                                   | 8          | 15   | 22   |      |
| V <sub>DIS</sub>   | OSNS minimum disable voltage                               | Referenced to VDD                                                                                 | 0.5        |      |      | V    |

(3) Specified by design. Not production tested.

TEXAS INSTRUMENTS

www.ti.com.cn

## **ELECTRICAL CHARACTERISTICS (continued)**

 $T_J = -55^{\circ}C$  to 125°C,  $T_J = T_A$ , VDD = 5.0 V (unless otherwise noted)

|                    | PARAMETER                                              | TEST CONDITIONS     | MIN  | TYP  | MAX | UNIT |
|--------------------|--------------------------------------------------------|---------------------|------|------|-----|------|
| SYNCHR             | RONIZATION                                             |                     |      |      |     |      |
| V <sub>ENSY</sub>  | Synchronization enable low threshold voltage           |                     |      |      | 0.7 | V    |
| V <sub>BLNK</sub>  | Synchronization current limit enable threshold voltage | Referenced to VDD   | -0.7 |      |     | V    |
| t <sub>MIN</sub>   | Minimum synchronization input pulse width              |                     |      | 35   | 50  | ns   |
| PREDIC             | TIVE DELAY                                             |                     |      |      |     |      |
| V <sub>SWP</sub>   | Sense voltage to modulate delay                        |                     |      | -200 |     | mV   |
|                    | Maximum delay modulation                               | LDRV OFF-to-HDRV ON | 40   | 65   | 90  |      |
| <sup>I</sup> LDHD  | Counter delay/bit time                                 | LDRV OFF-to-HDRV ON | 2.5  | 4.5  | 6.2 | ns   |
|                    | Maximum delay modulation                               | HDRV OFF-to-LDRV ON |      | 80   |     |      |
| THDLD              | Counter delay/bit time                                 | HDRV OFF-to-LDRV ON |      | 5    |     | ns   |
| RECTIFI            | ER ZERO CURRENT COMPARA                                | TOR                 |      |      |     |      |
| t <sub>ZBLNK</sub> | Zero current blanking time <sup>(4)</sup>              |                     |      | 150  |     | ns   |

(4) Specified by design. Not production tested.



## **TPS40021-EP**

#### ZHCSA97-SEPTEMBER 2012

#### **DEVICE INFORMATION**

#### **TERMINAL FUNCTIONS**

| TERMI     | NAL |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-----------|-----|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|           | NO. | I/O | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| NAME      | PWP | -   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| BOOT1     | 16  | I   | This pin provides a bootstrapped supply for the high side FET driver, enabling the gate of the high side FET to be driven above the input supply rail. Connect a capacitor from this pin to the SW pin.                                                                                                                                                                                                                                                                                          |
| BOOT2     | 13  | I   | This pin provides a secondary bootstrapping necessary for generation of PVDD. Connect a capacitor from this pin to SW.                                                                                                                                                                                                                                                                                                                                                                           |
| COMP      | 5   | 0   | Output of the error amplifier. Refer to Electrical Characteristics table for loading constraints.                                                                                                                                                                                                                                                                                                                                                                                                |
| FB        | 4   | I   | Inverting input of the error amplifier. In normal operation, $V_{FB}$ is equal to the internal reference level of 690 mV.                                                                                                                                                                                                                                                                                                                                                                        |
| HDRV      | 15  | 0   | The gate drive output for the high side N-channel MOSFET switch is bootstrapped to near PVDD for good enhancement of the high-side switch. The HDRV switches from BOOT1 to SW.                                                                                                                                                                                                                                                                                                                   |
| ILIM/SYNC | 1   | I   | The current limit pin is used to set the current limit threshold. A current sink from this pin to GND sets the threshold voltage for output short circuit current across a resistor connected to VDD. Synchronization is accomplished by pulling IMAX to less than 1 V for a period greater than the minimum pulse width and then releasing. An open collector or drain device should be used. These pulses must be of higher frequency than the free running frequency of the local oscillator. |
| LDRV      | 11  | 0   | Gate drive output for the low-side synchronous rectifier N-channel MOSFET. LDRV switches from PVDD to PGND.                                                                                                                                                                                                                                                                                                                                                                                      |
| OSNS      | 3   | 0   | The output sense pin is connected to a resistor divider from VOUT to GND (identical to the main feedback loop) and is used to sense power good condition and provides reference for the transient comparators.                                                                                                                                                                                                                                                                                   |
| PGND      | 10  | 0   | Power (high-current) ground used by LDRV.                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| PWRGD     | 9   | -   | Power good. This is an open-drain output which connects to the supply via an external resistor.                                                                                                                                                                                                                                                                                                                                                                                                  |
| PVDD      | 12  | 0   | This pin is the regulated output of the charge-pump and provides the supply voltage for the LDRV driver stage. PVDD also drives the bootstrap circuit which generates the voltage on BOOT1.                                                                                                                                                                                                                                                                                                      |
| RT        | 7   | I   | External pin for programming the oscillator frequency. Connnected a resistor between this pin and GND.                                                                                                                                                                                                                                                                                                                                                                                           |
| SGND      | 8   | -   | Signal ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| SS/SD     | 6   | I   | The soft-start/shutdown pin provides user programmable soft-start timing and shutdown capability for the controller.                                                                                                                                                                                                                                                                                                                                                                             |
| SW        | 14  | I   | This pin, used for overcurrent, zero-current, and in the anti-cross conduction sensing is connected to the switched node on the converter. Output short circuit is detected by sensing the voltage at this pin with respect to VDD while the high-side switch is on. Zero current is detected by sensing the pin voltage with respect to ground when the low-side rectifier MOSFET is on.                                                                                                        |
| VDD       | 2   | I   | Power input for the device. Maximum voltage is 5.5 V. De-coupling of this pin is required.                                                                                                                                                                                                                                                                                                                                                                                                       |

#### PWP PACKAGE



- A. For more information on the PWP package, refer to TI Technical Brief, Literature No. SLMA002.
- B. PowerPAD heat slug must be connected to SGND (Pin 8), or electrically isolated from all other pins.

## TPS40021-EP

Texas Instruments

www.ti.com.cn

ZHCSA97-SEPTEMBER 2012

#### FUNCTIONAL BLOCK DIAGRAM





#### **APPLICATION INFORMATION**

The TPS40021 is a low-input voltage, synchronous, voltage mode-buck controller. A typical application circuit is shown in Figure 1. These controllers are designed to allow construction of high-performance dc-to-dc converters with input voltages from 2.25 V to 5.5 V, and output voltages as low as 690 mV. Using a top side N-channel MOSFET for the primary buck switch results in lower switch resistance for a given gate charge.

The device controls the delays from main switch off to rectifier turn on and from rectifier turn off to main switch turn on in a way that minimizes diode losses (both conduction and recovery) in the synchronous rectifier. The reduction in these losses is significant and can mean that for a given converter power level, smaller FETs can be used, or that heat sinking can be reduced or even eliminated.

The TPS40021 is the controller of choice for most general purpose synchronous buck designs, operating in two quadrant mode (i.e. source or sink current) full time. This device provides the best performance for output voltage load transient response over the widest load current range.

The controller provides for a coarse short circuit current-limit function that provides pulse-by-pulse current limiting, as well as integrates short circuit current pulses to determine the existence of a persistant fault state at the converter output. If a fault is detected, the converter shuts down for a period of time (determined by six soft-start cycles) and then restarts. The current-limit threshold is adjustable with a single resistor connected from VDD to the ILIM/SYNC pin. This overcurrent function is designed to protect against catastrophic faults only, and cannot be guaranteed to protect against all overcurrent conditions.

The controller implements a closed-loop soft start function. Startup ramp time is set by a single external capacitor connected to the SS/SD pin. The SS/SD pin also doubles as a shutdown function.

#### Voltage Reference

The bandgap cell is designed with a trimmed, curvature corrected (< 1%) 0.69-V output, allowing output voltages as low as 690 mV to be obtained.

#### Oscillator

The ramp waveform is a saw-tooth form at the PWM frequency with a peak voltage of 1.25 V, and a valley of 0.3 V. The PWM duty cycle is limited to a maximum of 97%, allowing the bootstrap and charge pump capacitors to charge during every cycle.

#### Bootstrap/Charge Pump

The TPS40021 includes a charge pump to boost the drive voltage to the power MOSFET's to higher levels when the input supply is low. A capacitor connected from PVDD to PGND is the storage cap for the pump. A capacitor connected from SW to BOOT2 gets charged every switching cycle while LDRV is high and its charge is dumped on the PVDD capacitor when HDRV goes high. An internal switch disables the charge pump when the voltage on PVDD reaches approximately 4.8 V and enables pumping when PVDD falls to approximately 4.6 V. The high-side driver uses the capacitor from SW to BOOT1 as its power supply. When SW is low, this capacitor charges from the PVDD capacitor. When the SW pin goes high, this capacitor provides above-rail drive for the high-side N-channel FET.

PVDD, BOOT1 and BOOT2 are pre-charged to the VDD voltage during a shutdown condition. For low-input voltage converters, utilizing higher gate threshold voltage MOSFETs, it may be necessary to add an Schottky diode from VDD (anode) to BOOT1 to guarantee sufficient voltage for initial start up. Once switching starts the charge pump reverses bias on the Schottky diode.

#### Drivers

The HDRV and LDRV MOSFET drivers are capable of driving gate-to-source voltages up to 5.0 V. Using appropriate MOSFETs, a 25-A converter can be achieved. The LDRV driver switches between VDD and ground, while the HDRV driver is referenced to SW and switches between BOOT1 and SW. The maximum voltage between BOOT1 and SW is 5.0 V when PVDD is in regulation.



www.ti.com.cn







#### Synchronous Rectification and Predictive Gate Delay

In a normal buck converter, when the high-side switch turns off, current is flowing in the inductor. Since this current cannot be stopped immediately a rectifier or catch device is used to give this current a path to flow and maintain voltage levels at a safe level. This device can be a simple diode or it can be an actively-controlled transistor if a control signal is available to drive it. The TPS40021 provides a signal to drive an N-channel MOSFET as a synchronous rectifier. This control signal is carefully coordinated with the drive signal for the main switch so that there is absolute minimum dead-time between the turn off of one FET and the turn on of the other. This TI-patented function, predictive gate delay, uses information from the current switching cycle to adjust the delays for the next cycle virtually eliminating diode conduction while preventing cross-conduction or shoot through. Figure 2 shows the switch-node voltage waveform for a synchronously rectified buck converter during the synchronous rectification period. Illustrated are the relative effects of a fixed delay drive scheme (constant, pre-set delays for the turn-off to turn-on intervals), an adaptive delay drive scheme (variable delays based on voltages sensed on the current switching cycle) and TI's predictive delay drive scheme. Since the diode voltage drop is greater than the conduction drop of the FET, the longer time spent in diode conduction, the more power dissipated in the rectifier and the lower the efficiency. Also, not shown in the figure, is the fact that the predictive delay circuit can actually prevent the body diode from becoming forward biased at all, avoiding reverse recovery and its associated losses. This results in a significant power savings when the main FET turns on.

The predictive gate drive architecture on the TPS40021 requires a minimum pulse width of greater than 150 ns for proper operation. At pulse widths below 150 ns, the low-side FET turn-on could overlap the high-side FET turn-off leading to cross conduction in the power stage.



Figure 2. Switch Node Waveforms for Synchronous Buck Converter

#### **Output Short Circuit Protection**

Output short circuit protection in the TPS40021 is sensed by looking at the voltage across the main FET while it is on. If the voltage exceeds a pre-set threshold, the current pulse is terminated, and a counter inside the device is incremented. If this counter fills up, a fault condition is declared and the chip disables switching for a period of time and then attempts to restart the converter with a full soft-start cycle. The more detailed explanation follows.



#### ZHCSA97-SEPTEMBER 2012

In each switching cycle, a comparator looks at the voltage across the top side FET while it is on. If the voltage across that FET exceeds a programmable threshold voltage, then the current switching pulse is terminated and a 3-bit counter (eight counts) is incremented by one count. If during the switching cycle the top side FET voltage does not exceed a preset threshold, then this counter is decremented by one count. (The counter does not wrap around from seven to zero or from zero to seven). If the counter reaches a full count of seven, the device declares that a fault condition exists at the output of the converter. In this state, switching stops and the soft-start capacitor is discharged. The counter is decremented by one by the soft start cap discharge. When the soft-start capacitor is fully discharged, the discharge circuit is turned off and the cap is allowed to charge up at the nominal charging rate, When the soft-start capacitor reaches approximately 1.3 V, it is discharged again and the overcurrent counter is decremented by one count. The capacitor is charged and discharged, and the counter decremented until the count reaches zero (a total of six times). When this happens, the outputs are again enabled as the soft-start capacitor generates a reference ramp for the converter to follow while attempting to restart. During this soft-start interval (whether or not the controller is attempting to do a fault recovery or starting for the first time), pulse-by-pulse current limiting is in effect, but overcurrent pulses are not counted to declare a fault until the soft-start cycle has been completed. It is possible to have a supply try to bring up a short circuit for the duration of the soft-start period plus seven switching cycles. Power stage designs should take this into account if it makes a difference thermally. Figure 3 shows the details of the overcurrent operation.



Figure 3. Switch Node Waveforms for Synchronous Buck Converter

Figure 4 shows the behavior of key signals during initial startup, during a fault and a successfully fault recovery. At time t0, power is applied to the converter. The voltage on the soft-start capacitor (VCSS) begins to ramp up At t1, the soft-start period is over and the converter is regulating its output at the desired voltage level. From t0 to t1, pulse-by-pulse current limiting was in effect, and from t1 onward, overcurrent pulses are counted for purposes of determining if a fault exists. At t2, a heavy overload is applied to the converter. This overload is in excess of the overcurrent threshold, the converter starts limiting current and the output voltage falls to some level depending on the overload applied. During the period from t2 to t3, the counter is counting overcurrent pulses and at time t3 reaches a full count of 7. The soft-start capacitor is then discharged, the outputs are disabled, the counter decremented, and a fault condition is declared.



Figure 4. Overcurrent/Fault Waveforms

When the soft-start capacitor is fully discharged, it begins charging again at the same rate that it does on startup, with a nominal 3-µA current source. As the capacitor voltage reaches full charge, it is discharged again and the counter is decremented by one count. These transitions occur at t3 through t9. At t9, the counter has been decremented to zero. Now the fault logic is cleared, the outputs are enabled and the converter attempts to restart with a full soft-start cycle. The converter comes into regulation at t10.

The internal SS signal is a diode drop below V<sub>CSS</sub>. When V<sub>CSS</sub> reaches one diode drop above ground, ( $\cong$  0.6 V) the output (V<sub>OUT</sub>) begins it's soft-start ramp.

#### Setting the Short Circuit Current Limit Threshold

Connecting a resistor from VDD to ILIM sets the current limit. A current sink in the chip causes a voltage drop across the resistor connected to ILIM. This voltage drop is the short circuit current threshold for the part. The current that the ILIM pin sinks is dependent on the value of the resistor connected to RT and is given by:

$$I_{LIM} = 19 \bullet \frac{0.69 V}{R_T} \tag{1}$$

The tolerance of the current sink is too loose to do an accurate current limit. The main purpose is for hard fault protection of the power switches. Given the tolerance of the ILIM sink current, and the  $R_{DS(on)}$  range for a MOSFET, it is generally possible to apply a load that thermally damages the converter. This device is intended for embedded converters where load characteristics are defined and can be controlled. A small capacitor can be added between ILIM and VDD for filtering. However, capacitors should not be used if the synchronization function is to be used.



#### Soft-Start and Shutdown

The soft-start and shutdown functions are common to the SS/SD pin. The voltage at this pin over-rides the reference voltage on the error amplifier during startup. This controls the output voltage slew rate and the surge current required to charge the output capacitor at startup, allowing for a smooth startup with no overshoot of the output voltage. Initial HDRV pulse widths during Soft-Start are typically very narrow, likely less than 150ns. As a result, HDRV and LDRV can be on simultaneously, resulting in cross-conduction the MOSFETs of the power stage. To minimize cross-conduction during soft-start, the soft-start time when the pulse widths are less than 150ns should be kept to a minimum. A shutdown feature can be implemented by pulling SS/SD to GND via a transistor as shown in Figure 5.

3.3 µA

SHUTDOWN

Css

SS/SD

Figure 5. Shutdown Implementation

## where $t_{SS}$ is the start up time in seconds.

#### Switching Frequency

 $C_{SS} = \frac{I_{SS}}{V_{FR}} \bullet t_{SS} (F)$ 

The switching frequency is programmed by a resistor from RT to SGND. Nominal switching frequency can be calculated by:

$$R_T(k\Omega) = \frac{37.736 \cdot 10^5}{f_{OSC}(kHz)} - 5.09 \ (k\Omega)$$
(3)

#### Synchronization

The TPS40021 can be synchronized to an external reference frequency higher than the free running oscillator frequency. The recommended method is to use a diode and a push pull drive signal as shown in Figure 6.



Figure 6. Synchronization Methods

TEXAS INSTRUMENTS

(2)



This design allows synchronization up to the maximum operating frequency of 1 MHz. For best results the nominal operating frequency of a converter that is to be synchronized should be kept as close as practicable to the synchronization frequency to avoid excessive noise induced pulse width jitter. A good target is to shoot for the free run frequency to be 80% of the synchronized frequency. This ensures that the synchronization source is the frequency determining element in the system and not to adversely affect noise immunity.

Other methods of implementing the synchronization function include using an open collector or open drain output device directly, or discreet devices to pull the ILIM/SYNC pin down. These do work but performance can suffer at high frequency because the ILIM/SYNC pin must rise to  $(V_{DD} - 1.0 \text{ V})$  before the next switching cycle begins. Any time that this requires is directly subtracted from the maximum pulse width available and should be considered when choosing devices to drive ILIM/SYNC. Consequently, the lowest output capacitance devices work best.

During a synchronization cycle, the current sink on the ILIM/SYNC pin becomes disabled when ILIM/SYNC is pulled below 1.0 V. The ILIM/SYNC current sink remains disabled until ILIM/SYNC reaches ( $V_{DD}$  -1.0 V) This removes the load on the ILIM/SYNC pin to allow the voltage to slew rapidly depending on the ILIM resistor and any stray capacitance on the pin. To maximize this slew rate, minimize stray capacitance on this pin.

The duration of the synchronization pulse pulling ILIM/SYNC low shoud be between 50 ns and 100 ns. Longer durations may limit the maximum obtainable duty cycle.

#### **Transient Comparators and Power Good**

The TPS40021 makes use of a separate pin, OSNS, to monitor output voltage for these two functions. In normal operation, OSNS is connected to the output via a resistor divider. It is important to make this divider the same ratio as the divider for the feedback network so that in normal operation the voltage at OSNS is the same as the voltage at FB, 0.69 V nominal.

The PWRGD pin is an open drain output that is pulled low when the voltage at OSNS falls outside 0.69 V  $\pm$ 4.6% (approximately). A delay has been purposely built into the PWRGD pin pulling low in response to an out of band voltage on OSNS, to minimize the need for filtering the signal in the event of a noise glitch causing a brief out of band OSNS voltage. The PWRGD signal returns to high when the OSNS signal returns to approximately  $\pm$ 1% of nominal (0.69 V  $\pm$ 1%).

The transient comparators override the conventional voltage control loop when the output voltage exceeds a  $\pm 4.6\%$  window. If the output transition is high (i.e. load steps down from 90% load to 10 % load) then the HDRV gate drive is terminated, 0% duty cycle, the LDRV gate drive is turned on to sink output current until V<sub>OUT</sub> returns to within 1% of nominal. Conversely when V<sub>OUT</sub> drops outside the window (i.e. step load increases from 10% load to 90% load) HDRV increases to maximum duty cycle until V<sub>OUT</sub> returns to within 1% of nominal (see Figure 7).

During start-up, the transient comparators control the state of PWRGD as previously described. However, the operation of the gate drive outputs is not affected (see Figure 8).

The transient comparators provide an improvement in load transient recovery time if used properly. In some situations, recovery time may be one half of the time required without transient comparators. Keep in mind that the transient comparator concept is a double-edged sword. While they provide improved transient recovery time, they can also lead to instability if incorrectly applied. For proper functionality, design a feedback loop for the converter that places the closed loop unity gain frequency at least five times higher than the 0-dB frequency of the output L-C filter. If not, the feedback loop cannot respond to the ring of the L-C on a transient event. The ring is likely to be large enough to disturb the transient comparators and the result is a power oscillator. Another helpful action is to ground the feedback loop divider and the OSNS divider at the SGND pin. Make sure both dividers measure the same physical location on the output bus. These help avoid problems with resistive drops at higher loads causing problems.

Connecting OSNS to VDD disables the transient comparators. This also disables the PWRGD function. Alternatively, OSNS and FB can be tied together. This connection allows a proper PWRGD at startup, though transient performance diminishes.

## TPS40021-EP

ZHCSA97-SEPTEMBER 2012



www.ti.com.cn



Figure 8. Transient Comparator Waveforms



#### Layout Considerations

Successful operation of the TPS40021 is dependent upon the proper converter layout and grounding techniques. High current returns for the SR MOSFET's source, input capacitance, output capacitance, PVDD capacitance, and input bypass capacitors (if applicable), should be kept on a single ground plane or wide trace connected to the PGND (pin10) through a short wide trace. Control components connected to signal ground, as well as the PowerPad thermal pad, should be connected to a single ground plane connected to SGND (pin 8) through a short trace. SGND and PGND should be connected at a single point using a narrow trace.

Proper operation of Predictive Gate Drive technology and  $I_{ZERO}$  functions are dependent upon detecting lowvoltage thresholds on the SW node. To ensure that the signal at the SW pin accurately represents the voltage at the main switching node, the connection from SW (pin 14) to the main switching node of the converter should be kept as short and wide as possible and should ideally be kept on the top level with the power components. If the SW trace must traverse multiple board layers between the TPS40021 and the main switching node, multiple vias should be used to minimize the trace impedance.

Gate drive outputs, LDRV and HDRV (pins 11 and 15, respectively) should be kept as short as possible to minimize inductances in the traces. If the gate drive outputs need to traverse multiple board layers multiple vias should be used.

Charge pump components, BOOT1, BOOT2, PVDD, and any input bypass capacitors (if required), should be kept as close as possible to their respective pins. Ceramic bypass capacitors should be used if the input capacitors are located more than a couple of inches away from the TPS40021. If a bypass capacitor is not needed the trace from the input capacitors to VDD (pin2) should be kept as short and wide as possible to minimize trace impedance. If multiple board layers are traversed multiple vias should be used.

Manufacturer's instructions should be followed for proper layout of the external MOSFETs. Thermal impedances given in the manufacturer's datasheets are for a given mounting technique with a specified surface area under the drain of the MOSFET. PowerPad package information can be found in the APPLICATION INFORMATION section of this datasheet.

Refer to TPS40021 EVM-001 High Efficiency Synchronous Buck Converter with PWM Controller Evaluation Module (HPA009) User's Guide, (Literature No. SLUU144A) for a typical board layout.

The PowerPAD package provides low thermal impedance for heat removal from the device. The PowerPAD derives its name and low thermal impedance from the large bonding pad on the bottom of the device. The circuit board must have an area of solder-tinned-copper underneath the package. The dimensions of this area depends on the size of the PowerPAD package. For a 16-pin TSSOP (PWP) package the area is 5 mm x 3.4 mm [3].

Thermal vias connect this area to internal or external copper planes and should have a drill diameter sufficiently small so that the via hole is effectively plugged when the barrel of the via is plated with copper. This plug is needed to prevent wicking the solder away from the interface between the package body and the solder-tinned area under the device during solder reflow. Drill diameters of 0.33 mm (13 mils) works well when 1-oz copper is plated at the surface of the board while simultaneously plating the barrel of the via. If the thermal vias are not plugged when the copper plating is performed, then a solder mask material should be used to cap the vias with a diameter equal to the via diameter of 0.1 mm minimum. This capping prevents the solder from being wicked through the thermal vias and potentially creating a solder void under the package. Refer to PowerPAD Thermally Enhanced Package[3] for more information on the PowerPAD package.

#### **REFERENCE DESIGN**

This design used the TPS40020 PWM controller to facilitate a step-down application from 3.3-V to 1.5 V (see Figure 11). Design specifications include:

- Input voltage:  $2.5 \text{ V} \leq \text{V}_{\text{IN}} \leq 5.0 \text{ V}$
- Nominal output voltage: 3.3 V
- Output voltage V<sub>OUT</sub>: 1.5 V
- Output current I<sub>OUT</sub>: 20 A
- Switching frequency: 300 kHz

#### **Setting the Frequency**

Choosing the optimum switching frequency is complicated. The higher the frequency, the smaller the inductance and capacitance needed, so the smaller the size, but then the the switching losses are higher, the efficiency is poorer. For this evaluation module, 300 kHz is chosen for reasonable efficiency and size.

A resistor R4, which is connected from pin 7 to ground, programs the oscillator frequency. The approximate operating frequency is calculated in Equation 3.

Using Equation 2,  $R_T$  is calculated to be 120 k $\Omega$  and a 118-k $\Omega$  resistor is chosen for 300 kHz operation.

#### **Inductance Value**

The inductance value can be calculated by Equation 4.

$$L_{(min)} = \frac{V_{OUT}}{f \bullet I_{RIPPLE}} \bullet 3 - \frac{V_{OUT}}{V_{IN(max)}}$$

where I<sub>RIPPLE</sub> is the ripple current flowing through the inductor, which affects the output voltage ripple and core losses.

Based on 24% ripple current and 300 kHz, the inductance value is calculated to 0.71  $\mu$ H and a 0.75- $\mu$ H inductor (part number is CDEP149–0R7) is chosen. The DCR of this inductor is 1.1 m $\Omega$  and the loss is 440 mW, which is approximately 1.5% of output power.

$$C_{OUT(min)} = \frac{I_{RIPPLE}}{8 \bullet f \bullet V_{RIPPLE}}$$

$$ESR_{OUT} = \frac{V_{RIPPLE}}{I_{RIPPLE}}$$
(5)
(6)

With 1.2% output voltage ripple, the needed capacitance is at least 109  $\mu$ F and its ESR should be less than 3.75 m $\Omega$ . Three 2-V, 470- $\mu$ F, POSCAP capacitors from Sanyo are used. The ESR is 10 m $\Omega$  each.

The required input capacitance is calculated in Equation 7. The calculated value is approximately 390  $\mu$ F for a 100-mV input ripple. Three 6.0-V, 330- $\mu$ F POSCAP capacitors with 10 m $\Omega$  ESR are used to handle 10 A of RMS input current. Additionally, two ceramic capacitors are used to reduce the switching ripple current.

$$C_{IN(min)} = I_{OUT(max)} \bullet D_{(max)} \bullet \frac{1}{f_{OSC} \bullet V_{IN(ripple)}}$$
(7)



(4)



ZHCSA97-SEPTEMBER 2012



Figure 9. Reference Design Schematic

#### **Input and Output Capacitors**

The output capacitance and its ESR needed are calculated in Equation 5 and Equation 6.



1

Voltage-mode control is used in this evaluation module, using R2, R7, R8, C14, C15, and C16 to form a Type-III compensator network. The L-C frequency of the power stage is approximately 4.9-kHz and the ESR-zero is around 34 kHz. The overall crossover frequency,  $f_{0db}$ , is chosen at 43-kHz for reasonable transient response and stability. Two zeros  $f_{Z1}$  and  $f_{Z2}$  from the compensator are set at 2.4 kHz and 4 kHz. The two poles,  $f_{P1}$  and  $f_{P2}$  are set at 34 kHz and 115 kHz. The frequency of poles and zeros are defined by the following equations:

$$f_{ZI} = \frac{1}{2\pi \bullet R7 \bullet C14} \tag{8}$$

$$f_{22} = \frac{1}{2\pi \cdot R2 \cdot C16} \ (assuming \ R2 > R8) \tag{9}$$

$$f_{PI} = \frac{1}{2\pi \cdot R8 \cdot C16}$$
(10)

$$f_{P2} = \frac{1}{2\pi \cdot R7 \cdot C15} \ (assuming \ C14 > C15) \tag{11}$$

The transfer function for the compensator is calculated in Equation 12.

$$A(s) = \frac{(1 + s \cdot C14 \cdot R7) \cdot [1 + s \cdot C16 \cdot (R2 + R3)]}{s \cdot R2 \cdot C14 \cdot [(1 + \frac{C15}{C14}) + s \cdot R7 \cdot C15] \cdot (1 + s \cdot R8 \cdot C16)}$$
(12)

Figure 10 shows the close loop gain and phase. The overall crossover frequency is approximately 30 kHz. The phase margin is 57°.





### **MOSFETs and Diodes**

For a 1.5-V output voltage, the lower the  $R_{DS(on)}$  of the MOSFET, the higher the efficiency. Due to the high current and high conduction loss, the MOSFET should have very low conduction resistance ( $R_{DS(on)}$ ) and thermal resistance. Si7858DP is chosen for its low  $R_{DS(on)}$  (between 3 m $\Omega$  and 4 m $\Omega$ ) and Power-Pak package.

### **Current Limiting**

Resistor R3 sets the short current limit threshold. The  $R_{DS(on)}$  of the upper MOSFET is used as a current sensor. The current limit,  $I_{OUT(CL)}$  is initialized at 30% above the maximum output current,  $I_{OUT(max)}$ , which is 28 A. Then R3 can be calculated in Equation 14 and yields a value of 1.4 k $\Omega$ . An R3 of 1.43 k $\Omega$  is selected.



ZHCSA97-SEPTEMBER 2012

$$I_{LIM} = (19 \bullet \frac{V_{FB}}{R4}) = (19 \bullet \frac{0.69 V}{118 k\Omega}) = 111.1 \ (\mu A)$$

$$K \bullet R_{DS(ap)} \bullet I_{OUT(CL)} = 1.5 \bullet 0.004 \bullet 28.4$$
(13)

$$R3 = \frac{I \circ I_{DS(on)} \circ I_{OUT(CL)}}{I_{LIM}} = \frac{1.5 \circ 0.004 \circ 28A}{I_{LIM}} = 1.4 \ (k\Omega)$$
(14)

where

 $R_{DS(on)}$  is the on-resistor of Q1 (4 m $\Omega$ )

Temperature coefficient, K=1.5

 $V_{FB} = 0.69 V$ 

R4 = 118 kΩ

#### Voltage Sense Regulator

R1 and R2 operate as the output voltage divider. The error amplifier reference voltage ( $V_{FB}$ ) is 0.69 V. The relationship between the output voltage and divider is described in Equation 15. Using a 10-k $\Omega$  resistor for R2 and 1.5-V output regulation, R1 is calculated as 8.52 k $\Omega$ , 8.66 k $\Omega$  is selected for R1.

$$\frac{V_{FB}}{R1} = \frac{V_{OUT}}{R1 + R2} \rightarrow \frac{0.69V}{R1} = \frac{1.5V}{R1 + 10k\Omega} \rightarrow R1 = 8.52k\Omega$$

$$\tag{15}$$

#### **Transient Comparator**

The output voltage transient comparators provide a quick response, first strike, approach to output voltage transients. The output voltage is sensed through a resistor divider at the OSNS pin, using R5 and R6 shown in Figure 9. If an overvoltage condition is detected, the HDRV gate drive is shut off and the LDRV gate drive is turned on until the output is returned to regulation. Similarly, if an output undervoltage condition is sensed, the HDRV gate drive goes to 95% duty cycle to pump the output back up quickly. The voltage divider should be exactly the same as resistors R1 and R2 discussed previously. Resistor R5 = 8.66 k $\Omega$  and R6 = 10 k $\Omega$  in this evaluation module.

#### **Efficiency Curves**

The tested efficiency at different loads and input voltages are shown in Figure 11. The maximum efficiency is as high as 93% at 1.5-V output. The efficiency is around 88% when the load current ( $I_{LOAD}$ ) is 20 A.



Figure 11.

## TPS40021-EP



#### ZHCSA97-SEPTEMBER 2012

\_\_\_\_\_

### **Typical Operating Waveforms**



#### **Transient Response and Output Ripple Voltage**

The output ripple is about 15 mV<sub>P-P</sub> at 20-A output. When the load changes from 4 A to 20 A, the overshooting voltage is about 35 mV.

Figure 14 shows the transient waveform with and without the transient comparator. Using the transient comparator yields a settling time of 10-µs faster than without.

The output ripple is about 15 mV<sub>P-P</sub> at 20-A output. When the load changes from 0 A to 13 A, the overshoot voltage is approximately 80 mV, and the undershoot is is approximately 60 mV as shown in Figure 15. When the transient comparator is triggered, the powergood (PWRGD) signal goes low.



ZHCSA97-SEPTEMBER 2012



Figure 14. Transient Response Undershoot/Overshoot



G006

Figure 15. Transient Response

Texas Instruments

www.ti.com.cn

### **TYPICAL CHARACTERISTICS**



## TPS40021-EP



www.ti.com.cn

ZHCSA97-SEPTEMBER 2012

### **TYPICAL CHARACTERISTICS (continued)**





www.ti.com.cn

G016

G018





Figure 26. TPS40021 I<sub>ZERO</sub> Detection – DCM

Figure 27. Output Current Fault Operation



### TPS40021-EP

G020

G022

#### ZHCSA97-SEPTEMBER 2012

#### www.ti.com.cn

### **TYPICAL CHARACTERISTICS (continued)**





Time (25 µs/div)

Figure 28. Start-Up Operation Without Transient Comparators



Figure 30. Start-Up Operation With Transient Comparators





Time (200 µs/div)

Figure 31. COMP Shutdown Operation

## TPS40021-EP



www.ti.com.cn

#### ZHCSA97-SEPTEMBER 2012

### **TYPICAL CHARACTERISTICS (continued)**



Figure 32. PWRGD Shutdown Operation





### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package | Pins | Package<br>Qtv | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|----------------|--------------|-------------------------------|---------------------|--------------|----------------|---------|
|                  | (1)    |              | ···j    |      | ,              | (2)          | (6)                           | (3)                 |              | (4,5)          |         |
| TPS40021MPWPEP   | ACTIVE | HTSSOP       | PWP     | 16   | 70             | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -55 to 125   | 40021M         | Samples |
| TPS40021MPWPREP  | ACTIVE | HTSSOP       | PWP     | 16   | 2000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -55 to 125   | 40021M         | Samples |
| V62/12601-01XE   | ACTIVE | HTSSOP       | PWP     | 16   | 2000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -55 to 125   | 40021M         | Samples |
| V62/12601-01XE-T | ACTIVE | HTSSOP       | PWP     | 16   | 70             | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -55 to 125   | 40021M         | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



www.ti.com

10-Dec-2020

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## **GENERIC PACKAGE VIEW**

## **PWP 16**

# PowerPAD<sup>™</sup> TSSOP - 1.2 mm max height

PLASTIC SMALL OUTLINE



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



## **PWP0016C**



## **PACKAGE OUTLINE**

## **PowerPAD<sup>™</sup> TSSOP - 1.2 mm max height**

SMALL OUTLINE PACKAGE



NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not

- exceed 0.15 mm per side. 4. Reference JEDEC registration MO-153.
- 5. Features may differ or may not be present.



## **PWP0016C**

## **EXAMPLE BOARD LAYOUT**

## PowerPAD<sup>™</sup> TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 8. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature numbers SLMA002 (www.ti.com/lit/slma002) and SLMA004 (www.ti.com/lit/slma004).
- 9. Size of metal pad may vary due to creepage requirement.
- 10. Vias are optional depending on application, refer to device data sheet. It is recommended that vias under paste be filled, plugged or tented.



## **PWP0016C**

## **EXAMPLE STENCIL DESIGN**

## PowerPAD<sup>™</sup> TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

12. Board assembly site may have different recommendations for stencil design.



#### 重要声明和免责声明

Ⅱ 均以"原样"提供技术性及可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证其中不含任何瑕疵,且不做任何明示或暗示的担保,包括但不限于对适销性、适合某特定用途或不侵犯任何第三方知识产权的暗示担保。

所述资源可供专业开发人员应用TI产品进行设计使用。您将对以下行为独自承担全部责任:(1)针对您的应用选择合适的TI产品;(2)设计、 验证并测试您的应用;(3)确保您的应用满足相应标准以及任何其他安全、安保或其他要求。所述资源如有变更,恕不另行通知。TI对您使用 所述资源的授权仅限于开发资源所涉及TI产品的相关应用。除此之外不得复制或展示所述资源,也不提供其它TI或任何第三方的知识产权授权 许可。如因使用所述资源而产生任何索赔、赔偿、成本、损失及债务等,TI对此概不负责,并且您须赔偿由此对TI及其代表造成的损害。

TI所提供产品均受TI的销售条款 (http://www.ti.com.cn/zh-cn/legal/termsofsale.html) 以及ti.com.cn上或随附TI产品提供的其他可适用条款的约束。TI提供所述资源并不扩展或以其他方式更改TI 针对TI 产品所发布的可适用的担保范围或担保免责声明。

邮寄地址:上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码: 200122 Copyright © 2020 德州仪器半导体技术(上海)有限公司