











TPS54418A

ZHCSFG8A -AUGUST 2013-REVISED SEPTEMBER 2016

# TPS54418A 具有集成 FET (SWIFT™) 的 2.95V 至 6V 输入、4A 输出、 2MHz 同步降压

开关

### 1 特性

- 两个可在 4A 负载下获得高效率的 30mΩ(典型值)金属氧化物半导体场效应晶体管 (MOSFET)
- 开关频率: 200kHz 至 2MHz
- 整个温度范围内的电压基准: 0.8V ± 1%
- 同步至外部时钟
- 可调软启动/排序
- 欠压 (UV) 和过压 (OV) 电源正常输出
- 低运行和关断静态电流
- 安全启动至预偏置输出
- 逐周期电流限制、过热和频率折返保护
- 工作结温范围: -40℃ 至 150℃
- 耐热增强型 3mm x 3mm 16 引脚超薄型四方扁平 无引线 (WQFN) 封装

# 2 应用范围

- 低压、高密度电源系统
- 针对高性能数字信号处理器 (DSP),现场可编程栅极阵列 (FPGA),特定用途集成电路 (ASIC),和微处理器的负载点调节
- 宽带、网络互联及光纤通信基础设施

#### 3 说明

TPS54418A 器件是一款功能全面的 6V、4A 同步降压电流模式转换器,该转换器集成有两个 MOSFET。

TPS54418A 器件通过集成 MOSFET、执行电流模式控制来减少外部组件数量、启用高达 2MHz 的开关频率来减小电感尺寸,并借助小型 3mm x 3mm 耐热增强型 QFN 封装尽量减小器件封装尺寸,从而实现小型设计。

TPS54418A 器件可在整个温度范围内为多种负载提供电压基准 (V<sub>RFF</sub>) 精度达 ±1% 的准确调节。

通过集成型 30mΩ MOSFET 和典型值为 350μA 的电源电流可使效率得以大幅提升。通过使用使能引脚进入 关断模式,关断电流可减少至 2μA。

欠压闭锁在内部设定为 2.6V,但可通过使能引脚上的电阻网络设定阈值将之提高。输出电压启动斜坡由软启动引脚控制。开漏电源状态良好信号表示输出处于其标称电压的 93% 至 107% 之内。频率折返和热关断功能在过流情况下保护器件不受损坏。

使用 SwitcherPro™电源设计软件来创建、管理和共享 TPS54418A 的定制电源设计,请单击此处。

要获得更多 SWIFT ™文档,请参见 TI 网站www.ti.com/swift。

#### 器件信息(1)

| 器件型号      | 封装        | 封装尺寸 (标称值)      |
|-----------|-----------|-----------------|
| TPS54418A | WQFN (16) | 3.00mm x 3.00mm |

(1) 如需了解所有可用封装,请见数据表末尾的可订购产品附录。

# 4 简化电路原理图



### 效率与输出电流间的关系



A



# **Table of Contents**

| 1 | 特性1                                  |    | 8.4 Device Functional Modes    | 17        |
|---|--------------------------------------|----|--------------------------------|-----------|
| 2 | 应用范围1                                | 9  | Application and Implementation | 20        |
| 3 | 说明1                                  |    | 9.1 Application Information    | <u>20</u> |
| 4 | 简化电路原理图1                             |    | 9.2 Typical Application        | 20        |
| 5 | Revision History                     | 10 | Power Supply Recommendations   | 30        |
| 6 | Pin Configuration and Functions      | 11 | Layout                         | 30        |
| 7 | Specifications4                      |    | 11.1 Layout Guidelines         | 30        |
| • | 7.1 Absolute Maximum Ratings         |    | 11.2 Layout Example            | 31        |
|   | 7.2 ESD Ratings                      | 12 | 器件和文档支持                        | 32        |
|   | 7.3 Recommended Operating Conditions |    | 12.1 器件支持                      |           |
|   | 7.4 Thermal Information              |    | 12.2 接收文档更新通知                  | 32        |
|   | 7.5 Electrical Characteristics       |    | 12.3 社区资源                      | 32        |
|   | 7.6 Typical Characteristics          |    | 12.4 商标                        | 32        |
| 8 | Detailed Description 11              |    | 12.5 静电放电警告                    | 32        |
| • | 8.1 Overview                         |    | 12.6 Glossary                  | 32        |
|   | 8.2 Functional Block Diagram         | 13 | 机械、封装和可订购信息                    | 32        |
|   | 8.3 Feature Description              |    |                                |           |

# **5 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| CI | hanges from Original (August 2013) to Revision A                                                                                                                                                                                                                                            | Page |
|----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| •  | Added ESD Ratings table, Feature Description section, Device Functional Modes section, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section | 4    |
| •  | Added clarity to Fixed Frequency PWM Control section                                                                                                                                                                                                                                        | 12   |
| •  | Added clarity to Soft-Start Pin section                                                                                                                                                                                                                                                     | 14   |
| •  | Added clarity to Synchronize Using the RT/CLK Pin section                                                                                                                                                                                                                                   | 16   |



# 6 Pin Configuration and Functions



### **Pin Functions**

| PIN I/O <sup>(1)</sup> |     | UO(1)  | DECODIDATION                                                                                                                                                                                                 |                                                                                                                       |  |  |  |
|------------------------|-----|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|--|--|--|
| NAME                   | NO. | 1/01.7 | DESCRIPTION                                                                                                                                                                                                  |                                                                                                                       |  |  |  |
| AGND                   | 5   | G      | Analog ground should be electrically connected to GND close to the device.                                                                                                                                   |                                                                                                                       |  |  |  |
| BOOT                   | 13  | I      | A bootstrap capacitor is required between BOOT and PH. If the voltage on this capacitor is below the minimum required by the BOOT UVLO, the output is forced to switch off until the capacitor is refreshed. |                                                                                                                       |  |  |  |
| COMP                   | 7   | 0      | Error amplifier output, and input to the output switch current comparator. Connect frequency compensation components to this pin.                                                                            |                                                                                                                       |  |  |  |
| EN                     | 15  | 1      | Enable pin, internal pull-up current source. Pull below 1.2 V to disable. Float to enable. Can be used to set the on/off threshold (adjust UVLO) with two additional resistors.                              |                                                                                                                       |  |  |  |
| GND                    | 3   | G      | Dower ground. This pin should be electrically connected directly to the newer ped under the device                                                                                                           |                                                                                                                       |  |  |  |
| GND                    | 4   | G      | Power ground. This pin should be electrically connected directly to the power pad under the device.                                                                                                          |                                                                                                                       |  |  |  |
|                        | 10  |        |                                                                                                                                                                                                              |                                                                                                                       |  |  |  |
| PH                     | 11  | 0      | 0                                                                                                                                                                                                            | The source of the internal high-side power MOSFET, and drain of the internal low-side (synchronous) rectifier MOSFET. |  |  |  |
|                        | 12  |        |                                                                                                                                                                                                              |                                                                                                                       |  |  |  |
| PWRGD                  | 14  | 0      | An open drain output, asserts low if output voltage is low due to thermal shutdown, overcurrent, over/under-voltage or EN shut down.                                                                         |                                                                                                                       |  |  |  |
| RT/CLK                 | 8   | I/O    | Resistor Timing or External Clock input pin.                                                                                                                                                                 |                                                                                                                       |  |  |  |
| SS                     | 9   | I/O    | Slow-start. An external capacitor connected to this pin sets the output voltage rise time. Soft                                                                                                              |                                                                                                                       |  |  |  |
|                        | 1   |        |                                                                                                                                                                                                              |                                                                                                                       |  |  |  |
| VIN                    | 2   | ı      | Input supply voltage, 2.95 V to 6 V.                                                                                                                                                                         |                                                                                                                       |  |  |  |
|                        | 16  |        |                                                                                                                                                                                                              |                                                                                                                       |  |  |  |
| VSENSE                 | 6   | I      | Inverting node of the transconductance (gm) error amplifier.                                                                                                                                                 |                                                                                                                       |  |  |  |
| Thermal Pa             | d   | G      | GND pin should be connected to the exposed power pad for proper operation. This power pad should be connected to any internal PCB ground plane using multiple vias for good thermal performance.             |                                                                                                                       |  |  |  |

(1) I = Input, O = Output, G = Ground



# 7 Specifications

### 7.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) (1)

|                      |                            | MIN  | MAX                   | UNIT |
|----------------------|----------------------------|------|-----------------------|------|
|                      | EN, PWRGD, VIN             | -0.3 | 7                     |      |
| Innut valtage        | RT/CLK                     | -0.3 | 6                     | V    |
| Input voltage        | COMP, SS, VSENSE           | -0.3 | 3                     | V    |
|                      | BOOT                       |      | V <sub>PH</sub> + 8 V |      |
|                      | воот-рн                    |      | 8                     |      |
| Output voltage       | PH                         | -0.6 | 7                     | V    |
|                      | PH (10 ns transient)       | -2   | 7                     |      |
| Source current       | EN, RT/CLK                 |      | 100                   | μA   |
| Cial, accurant       | COMP, SS                   |      | 100                   | μΑ   |
| Sink current         | PWRGD                      |      | 10                    | mA   |
| Operating junction t | emperature, T <sub>J</sub> | -40  | 150                   | °C   |
| Storage temperature  | -65                        | 150  | °C                    |      |

<sup>1)</sup> Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Conditions*. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

# 7.2 ESD Ratings

|                    |                         |                                                                               | VALUE | UNIT |
|--------------------|-------------------------|-------------------------------------------------------------------------------|-------|------|
|                    |                         | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins (1)              | ±2000 | V    |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins (2) | ±500  | V    |

<sup>1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

### 7.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|           |                                | MIN | MAX | UNIT |
|-----------|--------------------------------|-----|-----|------|
| $V_{VIN}$ | Input voltage                  | 3   | 6   | V    |
| $T_{J}$   | Operating junction temperature | -40 | 150 | °C   |

### 7.4 Thermal Information<sup>(1)</sup>

|                      |                                              | TPS54418A  |      |
|----------------------|----------------------------------------------|------------|------|
|                      | THERMAL METRIC <sup>(2)</sup>                | RTE (WQFN) | UNIT |
|                      |                                              | 16 PINS    |      |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 50         | °C/W |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance (3)   | 37         | °C/W |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 59.1       | °C/W |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 23.1       | °C/W |
| ΨЈΤ                  | Junction-to-top characterization parameter   | 1.4        | °C/W |
| ΨЈВ                  | Junction-to-board characterization parameter | 23.1       | °C/W |
| $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | 7.9        | °C/W |

- (1) Unless otherwise specified, metrics listed in this table refer to JEDEC high-K board measurements
- (2) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.
- (3) Test Board Conditions:
  - (a) 2 inches x 2 inches, 4 layers, thickness: 0.062 inch
  - (b) 2 oz. copper traces located on the top of the PCB
  - (c) 2 oz. copper ground planes located on the two internal layers and bottom layer
  - (d) 4 thermal vias (10 mil) located under the device package

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



# 7.5 Electrical Characteristics

 $-40^{\circ}\text{C} \le \text{T}_{\text{J}} \le 150^{\circ}\text{C}, 2.95 \le \text{V}_{\text{VIN}} \le 6 \text{ V}$  (unless otherwise noted) over operating free-air temperature range

|                        | PARAMETER                                          | TEST CONDITIONS                                                               | MIN   | TYP   | MAX   | UNIT       |
|------------------------|----------------------------------------------------|-------------------------------------------------------------------------------|-------|-------|-------|------------|
| SUPPLY VO              | DLTAGE (VIN)                                       |                                                                               |       |       |       |            |
| V <sub>VIN</sub>       | Operating input voltage                            |                                                                               | 2.95  |       | 6     | V          |
| V <sub>UVLO</sub>      | Internal under voltage lockout threshold           | No voltage hysteresis, rising and falling                                     |       | 2.6   | 2.8   | V          |
| I <sub>Q(vin)</sub>    | Shutdown supply current                            | V <sub>EN</sub> = 0 V, T <sub>A</sub> = 25°C, 2.95 V ≤ V <sub>VIN</sub> ≤ 6 V |       | 2     | 5     | μΑ         |
| Iq                     | Quiescent current                                  | $V_{VSENSE}$ = 0.9 V, $V_{VIN}$ = 5 V, 25°C, $R_T$ = 400 k $\Omega$           |       | 350   | 500   | μΑ         |
| ENABLE A               | ND UVLO (EN)                                       |                                                                               | 1     |       | ,     |            |
|                        | Enable demarkable                                  | Rising                                                                        | 1.16  | 1.25  | 1.37  |            |
| V <sub>TH(en)</sub>    | Enable threshold                                   | Falling                                                                       |       | 1.18  |       | V          |
|                        | Land account                                       | Enable rising threshold + 50 mV                                               |       | -3.2  |       | ^          |
| I <sub>EN</sub>        | Input current                                      | Enable falling threshold – 50 mV                                              |       | -0.65 |       | μА         |
| VOLTAGE I              | REFERENCE (VSENSE)                                 |                                                                               |       |       |       |            |
| V <sub>REF</sub>       | Voltage reference                                  | 2.95 V ≤ V <sub>VIN</sub> ≤ 6 V, −40°C <t<sub>J &lt; 150°C</t<sub>            | 0.795 | 0.803 | 0.811 | V          |
| MOSFET                 |                                                    |                                                                               |       |       |       |            |
| D                      | I limb side suitab assistance                      | $(V_{BOOT} - V_{PH}) = 5 V$                                                   |       | 30    | 60    | 0          |
| R <sub>DS(HFET)</sub>  | High-side switch resistance                        | $(V_{BOOT} - V_{PH}) = 2.95 \text{ V}$                                        |       | 70    | mΩ    |            |
| <b>C</b>               | Low side awitch resistance                         | V <sub>VIN</sub> = 5 V                                                        |       | 30    | 60    | <b>~</b> 0 |
| R <sub>DS(LFET)</sub>  | Low-side switch resistance                         | V <sub>VIN</sub> = 2.95 V                                                     |       | 44    | 70    | mΩ         |
| ERROR AM               | IPLIFIER                                           |                                                                               |       |       |       |            |
| I <sub>IN</sub>        | Input current                                      |                                                                               |       | 7     |       | nA         |
| g <sub>M(ea)</sub>     | Error amplifier transconductance                   | $-2$ μA < $I_{COMP}$ < 2 μA, $V_{COMP}$ = 1 V                                 |       | 225   |       | μS         |
| g <sub>m(EA,ss)</sub>  | Error amplifier transconductance during soft-start | $-2 \mu A < I_{COMP} < 2 \mu A, V_{COMP} = 1 V,$<br>$V_{VSENSE} = 0.4 V$      |       | 70    |       | μS         |
| I <sub>COMP</sub>      | Error amplifier source/sink                        | V <sub>COMP</sub> = 1 V, 100 mV overdrive                                     |       | ±20   |       | μΑ         |
| 9м                     | COMP to I <sub>SWITCH</sub> transconductance       |                                                                               |       | 13    |       | A/V        |
| CURRENT                | LIMIT                                              |                                                                               |       |       |       |            |
| I <sub>LIM</sub>       | Current limit threshold                            | Instantaneous peak current                                                    | 5.0   | 6.4   |       | Α          |
| THERMAL                | SHUTDOWN                                           |                                                                               |       |       |       |            |
| $T_{SD}$               | Thermal Shutdown                                   |                                                                               |       | 175   |       | °C         |
| T <sub>SD(hyst)</sub>  | Hysteresis                                         |                                                                               |       | 15    |       | °C         |
| TIMING RE              | SISTOR AND EXTERNAL CLOCK                          | (RT/CLK)                                                                      |       |       |       |            |
| $f_{SW}$               | Switching frequency range using RT mode            |                                                                               | 200   |       | 2000  | kHz        |
| $f_{SW}$               | Switching frequency                                | R <sub>RT</sub> = 400 kΩ                                                      | 400   | 500   | 600   | kHz        |
| f <sub>SW</sub>        | Switching frequency range using CLK mode           |                                                                               | 300   |       | 2000  | kHz        |
| t <sub>MIN(CLK)</sub>  | Minimum CLK pulse width                            |                                                                               | 75    |       |       | ns         |
| V <sub>RT/CLK</sub>    | RT/CLK voltage                                     | $R_{RT/CLK} = 400 \text{ k}\Omega$                                            |       | 0.5   |       | V          |
| V <sub>IH(CLK)</sub>   | RT/CLK high threshold                              |                                                                               |       | 1.6   | 2.2   | V          |
| V <sub>IL(CLK)</sub>   | RT/CLK low threshold                               |                                                                               | 0.4   | 0.6   |       | V          |
| t <sub>DLY</sub>       | RT/CLK falling edge to PH rising edge delay        | f <sub>SW</sub> = 500 kHz with R <sub>RT</sub> resistor in series             |       | 90    |       | ns         |
| t <sub>LOCK(PLL)</sub> | PLL lock-in time                                   | f <sub>SW</sub> = 500 kHz                                                     |       | 14    |       | μS         |



# **Electrical Characteristics (continued)**

 $-40^{\circ}\text{C} \le \text{T}_{\text{J}} \le 150^{\circ}\text{C}, 2.95 \le \text{V}_{\text{VIN}} \le 6 \text{ V}$  (unless otherwise noted) over operating free-air temperature range

|                         | PARAMETER                                      | TEST CONDITIONS                                                                                        | MIN  | TYP  | MAX | UNIT      |
|-------------------------|------------------------------------------------|--------------------------------------------------------------------------------------------------------|------|------|-----|-----------|
| HIGH-SIDE               | POWER MOSFET (PH)                              |                                                                                                        |      |      | 1   |           |
|                         |                                                | Measured at 50% points on PH, I <sub>OUT</sub> = 4                                                     |      | 60   |     |           |
| t <sub>ON(min)</sub>    | Minimum on time                                | Measured at 50% points on PH, V <sub>VIN</sub> = 5 V, I <sub>OUT</sub> = 0 A                           |      | 110  |     | ns        |
| t <sub>OFF(min)</sub>   | Minimum off time                               | Prior to skipping off pulses,<br>(V <sub>BOOT</sub> – V <sub>PH</sub> ) = 2.95 V, I <sub>OUT</sub> = 4 |      | 60   |     | ns        |
| t <sub>RISE</sub>       | Rise time                                      | V <sub>VIN</sub> = 5 V                                                                                 |      | 1.5  |     | V/ns      |
| t <sub>FALL</sub>       | Fall time                                      | V <sub>VIN</sub> = 5 V                                                                                 |      | 1.5  |     | V/ns      |
| воот (вос               | OT)                                            |                                                                                                        |      |      |     |           |
| R <sub>BOOT</sub>       | BOOT charge resistance                         | V <sub>VIN</sub> = 5 V                                                                                 |      | 16   |     | Ω         |
| V <sub>UVLO(Boot)</sub> | BOOT-PH UVLO                                   | V <sub>VIN</sub> = 2.95 V                                                                              |      | 2.1  |     | V         |
| SOFT-STAR               | T (SS)                                         |                                                                                                        |      |      |     |           |
| I <sub>CHG</sub>        | Charge current                                 | V <sub>SS</sub> = 0.4 V                                                                                |      | 1.8  |     | μΑ        |
| $V_{SSxREF}$            | SS to reference crossover                      | 98% nominal                                                                                            |      | 0.9  |     | V         |
| V <sub>DSCHG(SS)</sub>  | SS discharge voltage (overload)                | V <sub>VSENSE</sub> = 0 V                                                                              |      | 20   |     | μΑ        |
| I <sub>DSCHG(SS)</sub>  | SS discharge current (UVLO, EN, thermal fault) | V <sub>VIN</sub> = 5 V, V <sub>SS</sub> = 0.5 V                                                        | 1.25 |      | mA  |           |
| POWER GO                | OD (PWRGD)                                     |                                                                                                        |      |      |     |           |
|                         |                                                | V <sub>VSENSE</sub> falling (fault)                                                                    |      | 91%  |     |           |
| V                       | VCENCE threehold                               | V <sub>VSENSE</sub> rising (good)                                                                      |      | 93%  |     |           |
| $V_{TH(PG)}$            | VSENSE threshold                               | V <sub>VSENSE</sub> rising (fault)                                                                     |      | 107% |     | $V_{REF}$ |
|                         |                                                | V <sub>VSENSE</sub> falling (Good)                                                                     | 105% |      |     |           |
| V <sub>HYST(PG)</sub>   | Hysteresis                                     | V <sub>VSENSE</sub> falling                                                                            | 2%   |      |     |           |
| I <sub>PH(lkg)</sub>    | Output high leakage                            | V <sub>VSENSE</sub> = V <sub>REF</sub> , V <sub>PWRGD</sub> = 5.5 V                                    |      | 2    |     | nA        |
| R <sub>PG</sub>         | Power Good on-resistance                       |                                                                                                        |      | 100  |     | Ω         |
| V <sub>OL</sub>         | Low-level output voltage                       | I <sub>PWRGD</sub> = 3.5 mA                                                                            |      | 0.3  |     | V         |
| V <sub>MIN(PG)</sub>    | Minimum input voltage for valid output         | V <sub>PWRGD</sub> < 0.5 V , I <sub>OUT</sub> = 100 μA                                                 |      | 1.2  | 1.6 | V         |



### 7.6 Typical Characteristics



## TEXAS INSTRUMENTS

### **Typical Characteristics (continued)**





### **Typical Characteristics (continued)**



# TEXAS INSTRUMENTS

### **Typical Characteristics (continued)**





# 8 Detailed Description

#### 8.1 Overview

The TPS54418A device is a 6-V, 4-A, synchronous step-down (buck) converter with two integrated n-channel MOSFETs. To improve performance during line and load transients the device implements a constant frequency, peak current mode control which reduces output capacitance and simplifies external frequency compensation design. The wide supported switching frequency range of 200 kHz to 2000 kHz allows for efficiency and size optimization when selecting the output filter components. The switching frequency is adjusted using a resistor to ground on the RT/CLK pin. The device has an internal phase lock loop (PLL) on the RT/CLK pin that is used to synchronize the power switch turn on to a falling edge of an external system clock.

The TPS54418A device has a typical default start up voltage of 2.6 V. The EN pin has an internal pull-up current source that can be used to adjust the input voltage under voltage lockout (UVLO) with two external resistors. In addition, the pull up current provides a default condition when the EN pin is floating for the device to operate. The total operating current for the TPS54418A device is 350  $\mu$ A when not switching and under no load. When the device is disabled, the supply current is less than 5  $\mu$ A.

The integrated,  $30\text{-m}\Omega$  MOSFETs allow for high-efficiency power supply designs with continuous output currents up to 4 Amperes.

The TPS54418A device reduces the external component count by integrating the boot recharge diode. The bias voltage for the integrated high-side MOSFET is supplied by a capacitor on the BOOT to PH pin. The boot capacitor voltage is monitored by an UVLO circuit and turns off the high-side MOSFET when the voltage falls below a preset threshold. This BOOT circuit allows the TPS54418A device to operate approaching 100%. The output voltage can be stepped down to as low as the 0.8 V reference.

The TPS54418A device has a power good comparator (PWRGD) with 2% hysteresis.

The TPS54418A device minimizes excessive output overvoltage transients by taking advantage of the overvoltage power good comparator. When the regulated output voltage is greater than 109% of the nominal voltage, the overvoltage comparator is activated, and the high-side MOSFET is turned off and masked from turning on until the output voltage is lower than 105%.

The SS (soft-start) pin is used to minimize inrush currents or provide power supply sequencing during power up. A small value capacitor should be coupled to the pin for soft-start. The SS pin is discharged before the output power up to ensure a repeatable re-start after an over-temperature fault, UVLO fault or disabled condition.

The use of a frequency-foldback circuit reduces the switching frequency during startup and over current fault conditions to help limit the inductor current.



#### 8.2 Functional Block Diagram



### 8.3 Feature Description

#### 8.3.1 Fixed Frequency PWM Control

The TPS54418A device uses an adjustable fixed-frequency peak-current-mode control. The output voltage is compared through external resistors on the VSENSE to pin an internal voltage reference by an error amplifier which drives the COMP pin. An internal oscillator initiates the turnon of the high-side power switch. The error amplifier output is compared to the high-side power-switch current. When the power switch reaches the COMP voltage, the high-side power switch is turned off and the low-side power switch is turned on.

The COMP pin voltage increases and decreases as the peak switch current increases and decreases. The device implements a current-limit function by clamping the COMP pin voltage to a maximum value, which limits the maximum peak current the device supplies. The device also implements a minimum COMP pin voltage clamp for improved transient response. When the COMP pin voltage is pushed low to the minimum clamp, such as during a load release event, turn-on of the high-side power switch is inhibited.

# 8.3.2 Slope Compensation and Output Current

The TPS54418A device adds a compensating ramp to the switch current signal. This slope compensation prevents sub-harmonic oscillations as duty cycle increases. The available peak inductor current remains constant over the full duty cycle range.

#### 8.3.3 Bootstrap Voltage (Boot) and Low Dropout Operation

The TPS54418A device has an integrated boot regulator and requires a small ceramic capacitor between the BOOT and PH pin to provide the gate drive voltage for the high-side MOSFET. The value of the ceramic capacitor should be 0.1  $\mu$ F. A ceramic capacitor with an X7R or X5R grade dielectric with a voltage rating of 10 V or higher is recommended because of the stable characteristics overtemperature and voltage.



To improve drop out, the TPS54418A device is designed to operate at 100% duty cycle as long as the BOOT to PH pin voltage is greater than 2.5 V. The high-side MOSFET is turned off using an UVLO circuit, allowing for the low-side MOSFET to conduct when the voltage from BOOT to PH drops below 2.5 V. Because the supply current sourced from the BOOT pin is low, the high-side MOSFET can remain on for more switching cycles than are required to refresh the capacitor, thus the effective duty cycle of the switching regulator is high.

#### 8.3.4 Error Amplifier

The TPS54418A device has a transconductance amplifier. The error amplifier compares the VSENSE voltage to the lower of the SS pin voltage or the internal 0.8 V voltage reference. The transconductance of the error amplifier is 225  $\mu$ A/V during normal operation. When the voltage of VSENSE pin is below 0.8 V and the device is regulating using the SS voltage, the transconductance is 70  $\mu$ A/V. The frequency compensation components are placed between the COMP pin and ground.

#### 8.3.5 Voltage Reference

The voltage reference system produces a precise ±1% voltage reference overtemperature by scaling the output of a temperature stable bandgap circuit. The bandgap and scaling circuits produce 0.8 V at the non-inverting input of the error amplifier.

#### 8.3.6 Adjusting the Output Voltage

The output voltage is set with a resistor divider from the output node to the VSENSE pin. It is recommended to use divider resistors with 1% tolerance or better. Start with a value of 100 k $\Omega$  for the R1 resistor and use Equation 1 to calculate R2. To improve efficiency at very light loads, consider using larger resistor values. If the values are too high, the regulator is more susceptible to noise and voltage errors from the VSENSE input current are noticeable.

$$R2 = R1 \times \left(\frac{0.8 \text{ V}}{\text{V}_{\text{O}} - 0.8 \text{ V}}\right)$$

$$R1$$

$$VSENSE$$

$$R2$$

$$R2$$

$$R2$$

$$R3$$

$$VSENSE$$

$$R4$$

$$VSENSE$$

$$R4$$

Figure 23. Voltage Divider Circuit

### 8.3.7 Enable and Adjusting Undervoltage Lockout

The TPS54418A device is disabled when the VIN pin voltage falls below 2.6 V. If an application requires a higher under-voltage lockout (UVLO), use the EN pin as shown in Figure 24 to adjust the input voltage UVLO by using two external resistors. It is recommended to use the enable resistors to set the UVLO falling threshold ( $V_{STOP}$ ) above 2.7 V. The rising threshold ( $V_{START}$ ) should be set to provide enough hysteresis to allow for any input supply variations. The EN pin has an internal pull-up current source that provides the default condition of the TPS54418A device operating when the EN pin floats. Once the EN pin voltage exceeds 1.25 V, an additional 2.55  $\mu$ A of hysteresis is added. When the EN pin is pulled below 1.18 V, the 2.55  $\mu$ A is removed. This additional current facilitates input voltage hysteresis.





Figure 24. Adjustable Undervoltage Lockout

R1 = 
$$\frac{0.944 \cdot V_{START} - V_{STOP}}{2.59 \times 10^{-6}}$$
(2)
$$R2 = \frac{1.18 \cdot R1}{V_{STOP} - 1.18 + R1 \cdot 3.2 \times 10^{-6}}$$

#### 8.3.8 Soft-Start Pin

The TPS54418A device regulates to the lower of the SS pin and the internal reference voltage. A capacitor on the SS pin to ground implements a soft-start time. The TPS54418A device has an internal pull-up current source of 1.8  $\mu$ A which charges the external soft-start capacitor. Equation 4 calculates the required soft-start capacitor value where  $t_{SS}$  is the desired soft-start time in ms,  $l_{SS}$  is the internal soft-start charging current of 1.8  $\mu$ A, and  $V_{REF}$  is the internal voltage reference of 0.8 V. it is recommended to maintain the soft-start time in the range between 1 ms and 10 ms.

$$C_{SS} = \frac{I_{SS} \times t_{SS}}{V_{REF}}$$

where

- C<sub>SS</sub> is in nF
- $\bullet \quad t_{SS} \text{ is in ms} \\$
- I<sub>SS</sub> is in μA
- $V_{REF}$  is in V (4)

If during normal operation, the input voltage goes below the UVLO, EN pin pulled below 1.2 V, or a thermal shutdown event occurs, the TPS54418A device stops switching and the SS is discharged to 0 volts before reinitiating a powering up sequence.

# 8.3.9 Sequencing

Many of the common power supply sequencing methods can be implemented using the SS, EN and PWRGD pins. The sequential method can be implemented using an open drain or collector output of a power on reset pin of another device. Figure 25 shows the sequential method. The power good is coupled to the EN pin on the TPS54418A device which enables the second power supply once the primary supply reaches regulation.

Ratiometric start up can be accomplished by connecting the SS pins together. The regulator outputs ramp up and reach regulation at the same time. When calculating the soft-start time the pull up current source must be doubled in Equation 4. The ratiometric method is shown in Figure 27.







Figure 25. Sequencial Start-Up Schematic



Figure 26. Sequential Startup using EN and PWRGD



Figure 27. Ratiometric Start-Up Schematic

Figure 28. Ratiometric Start-Up Using Coupled SS Pins

#### 8.3.10 Constant Switching Frequency and Timing Resistor (RT/CLK Pin)

The switching frequency of the TPS54418A device is adjustable over a wide range from 200 kHz to 2000 kHz by placing a maximum of 1000 k $\Omega$  and minimum of 85 k $\Omega$ , respectively, on the RT/CLK pin. An internal amplifier holds this pin at a fixed voltage when using an external resistor to ground to set the switching frequency. The RT/CLK is typically 0.5 V. To determine the timing resistance for a given switching frequency, use the curve in Figure 5 or Figure 6 or Equation 5.

$$R_{RT} = \frac{311890}{\left(f_{SW}\right)^{1.0793}}$$

where

R<sub>RT</sub> is in kΩ

where

•  $R_{RT}$  is in  $k\Omega$ 

To reduce the solution size one would typically set the switching frequency as high as possible, but tradeoffs of the efficiency, maximum input voltage and minimum controllable on time should be considered.

The minimum controllable on time is typically 60 ns at full current load and 110 ns at no load, and limits the maximum operating input voltage or output voltage.

#### 8.3.11 Overcurrent Protection

The TPS54418A device implements a cycle-by-cycle current limit. During each switching cycle the high-side switch current is compared to the voltage on the COMP pin. When the instantaneous switch current intersects the COMP voltage, the high-side switch is turned off. During overcurrent conditions that pull the output voltage low, the error amplifier responds by driving the COMP pin high, increasing the switch current. The error amplifier output is clamped internally. This clamp functions as a switch current limit.

### 8.3.12 Frequency Shift

To operate at high switching frequencies and provide protection during overcurrent conditions, the TPS54418A device implements a frequency shift. If frequency shift was not implemented, during an overcurrent condition the low-side MOSFET may not be turned off long enough to reduce the current in the inductor, causing a current runaway. With frequency shift, during an overcurrent condition the switching frequency is reduced from 100%, then 75%, then 50%, then 25% as the voltage decreases from 0.8 to 0 volts on VSENSE pin to allow the low-side MOSFET to be off long enough to decrease the current in the inductor. During start-up, the switching frequency increases as the voltage on VSENSE increases from 0 to 0.8 volts. See Figure 7 for details.

#### 8.3.13 Reverse Overcurrent Protection

The TPS54418A device implements low-side current protection by detecting the voltage across the low-side MOSFET. When the converter sinks current through its low-side FET, the control circuit turns off the low-side MOSFET if the reverse current is more than 1.3 A. By implementing this additional protection scheme, the converter is able to protect itself from excessive current during power cycling and start-up into pre-biased outputs.

### 8.3.14 Synchronize Using the RT/CLK Pin

The RT/CLK pin is used to synchronize the converter to an external system clock. See Figure 29. To implement the synchronization feature in a system, connect a square wave to the RT/CLK pin with an on time of at least 75ns. If the pin is pulled above the PLL upper threshold, a mode change occurs and the pin becomes a synchronization input. The internal amplifier is disabled and the pin is a high impedance clock input to the internal PLL. If clocking edges stop, the internal amplifier is re-enabled and the mode returns to the frequency set by the resistor. The square wave amplitude at this pin must transition lower than 0.6 V and higher than 1.6 V typically. The recommended synchronization frequency range is 300 kHz to 2000 kHz. If the external system clock is to be removed, TI recommends that it be removed on the falling edge of the clock.





Figure 29. Synchronizing to a System Clock

Figure 30. Plot of Synchronizing to System Clock



#### 8.3.15 Power Good (PWRGD Pin)

The PWRGD pin output is an open drain MOSFET. The output is pulled low when the VSENSE voltage enters the fault condition by falling below 91% or rising above 107% of the nominal internal reference voltage. There is a 2% hysteresis on the threshold voltage, so when the VSENSE voltage rises to the good condition above 93% or falls below 105% of the internal voltage reference the PWRGD output MOSFET is turned off. It is recommended to use a pull-up resistor between the values of 1 k $\Omega$  and 100 k $\Omega$  to a voltage source that is 6 V or less. The PWRGD is in a valid state once the VIN input voltage is greater than 1.2 V.

#### 8.3.16 Overvoltage Transient Protection

The TPS54418A device incorporates an overvoltage transient protection (OVTP) circuit to minimize voltage overshoot when recovering from output fault conditions or strong unload transients. The OVTP feature minimizes the output overshoot by implementing a circuit to compare the VSENSE pin voltage to the OVTP threshold which is 109% of the internal voltage reference. If the VSENSE pin voltage is greater than the OVTP threshold, the high-side MOSFET is disabled preventing current from flowing to the output and minimizing output overshoot. When the VSENSE voltage drops lower than the OVTP threshold the high-side MOSFET is allowed to turn on the next clock cycle.

#### 8.3.17 Thermal Shutdown

The device implements an internal thermal shutdown to protect itself if the junction temperature exceeds 175°C. The thermal shutdown forces the device to stop switching when the junction temperature exceeds the thermal trip threshold. Once the die temperature decreases below 160°C, the device reinitiates the power up sequence by discharging the SS pin to 0 volts. The thermal shutdown hysteresis is 15°C.

### 8.4 Device Functional Modes

### 8.4.1 Small Signal Model for Loop Response

Figure 31 shows an equivalent model for the TPS54418A device control loop which can be modeled in a circuit simulation program to check frequency response and dynamic load response. The error amplifier is a transconductance amplifier with a  $g_M$  of 225  $\mu$ A/V. The error amplifier can be modeled using an ideal voltage controlled current source. The resistor  $R_{OUT(ea)}$  and capacitor  $C_{OUT(ea)}$  model the open loop gain and frequency response of the amplifier. The 1-mV AC voltage source between the nodes a and b effectively breaks the control loop for the frequency response measurements. Plotting a/c shows the small signal response of the frequency compensation. Plotting a/b shows the small signal response of the overall loop. The dynamic loop response can be checked by replacing the  $R_{LOAD}$  with a current source with the appropriate load step amplitude and step rate in a time domain analysis.



Figure 31. Small Signal Model for Loop Response



### **Device Functional Modes (continued)**

#### 8.4.2 Simple Small Signal Model for Peak Current Mode Control

Figure 32 is a simple small signal model that can be used to understand how to design the frequency compensation. The TPS54418A device power stage can be approximated to a voltage controlled current source (duty cycle modulator) supplying current to the output capacitor and load resistor. The control to output transfer function is shown in Equation 7 and consists of a dc gain, one dominant pole and one ESR zero. The quotient of the change in switch current and the change in COMP pin voltage (node c in Figure 31) is the power stage transconductance. The g<sub>M</sub> for the TPS54418A device is 13 A/V. The low frequency gain of the power stage frequency response is the product of the transconductance and the load resistance as shown in Equation 8. As the load current increases and decreases, the low frequency gain decreases and increases, respectively. This variation with load may seem problematic at first glance, but the dominant pole moves with load current [see Equation 9]. The combined effect is highlighted by the dashed line in the right half of Figure 33. As the load current decreases, the gain increases and the pole frequency lowers, keeping the 0-dB crossover frequency the same for the varying load conditions which makes it easier to design the frequency compensation.





Figure 32. Simple Small Signal Model

Figure 33. Frequency Response

$$\frac{V_{OUT}}{V_{C}} = Adc \times \frac{1 + \left(\frac{s}{2\pi \times f_{Z}}\right)}{1 + \left(\frac{s}{2\pi \times f_{P}}\right)}$$
(7)

$$Adc = g_{M(PS)} \times R_{LOAD}$$
 (8)

$$f_{P} = \frac{1}{C_{OUT} \times R_{LOAD} \times 2\pi}$$
(9)

$$f_Z = \frac{1}{C_{OUT} \times R_{ESR} \times 2\pi}$$
 (10)

### 8.4.3 Small Signal Model for Frequency Compensation

The TPS54418A device uses a transconductance amplifier for the error amplifier and readily supports two of the commonly used frequency compensation circuits. The compensation circuits are shown in Figure 34. The Type-II circuits are most likely implemented in high bandwidth power supply designs using low ESR output capacitors. In Type-IIA, one additional high frequency pole is added to attenuate high-frequency noise.



### **Device Functional Modes (continued)**



Figure 34. Types of Frequency Compensation

The design guidelines for TPS54418A device loop compensation are as follows:

1. Calculate the modulator pole  $(f_{P(MOD)})$  and the esr zero,  $(f_{Z1})$  using Equation 11 and Equation 12. If the output voltage is a high percentage of the capacitor rating it may be necessary to derate the output capacitor  $(C_{OUT})$ . Use the capacitor manufacturer information to derate the capacitor value. Use Equation 13 and Equation 14 to estimate a starting point for the crossover frequency,  $f_C$ . Equation 13 shows the geometric mean of the modulator pole and the ESR zero and Equation 14 is the mean of modulator pole and the switching frequency. Use the lower value of Equation 13 or Equation 14 as the maximum crossover frequency.

$$f_{P(mod)} = \frac{I_{OUT(max)}}{2\pi \times V_{OUT} \times C_{OUT}}$$
(11)

$$f_{Z1} = \frac{1}{C_{OUT} \times R_{ESR} \times 2\pi}$$
 (12)

$$f_{C} = \sqrt{f_{P(mod)} + f_{Z1}}$$
 (13)

$$f_{C} = \sqrt{f_{P(mod)}} \times \frac{f_{SW}}{2} \tag{14}$$

2. Calculate resistor R3. Equation 15 shows the calculation for resistor R3.

$$R3 = \frac{2\pi \times f_C \times V_{OUT} \times C_{OUT}}{g_{M(ea)} \times V_{REF} \times g_{M(ps)}}$$

where

g<sub>M(ea)</sub> is the amplifier gain (225 μA/V)

• 
$$g_{M(ps)}$$
 is the power stage gain (13 A/V) (15)

3. Place a compensation zero at the dominant pole. fp. Equation 16 shows the calculation for capacitor C1.

$$f_{P} = \frac{1}{C_{OUT} \times R_{LOAD} \times 2\pi}$$
(16)

$$C1 = \frac{R_L \times C_{OUT}}{R3}$$
 (17)

4. Capacitor C2 is optional. It can be used to cancel the zero from the output capacitor (C<sub>OUT</sub>) ESR.

$$C2 = \frac{R_{ESR} \times C_{OUT}}{R3}$$
 (18)



# 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

# 9.1 Application Information

This design example describes a high-frequency switching regulator design using ceramic output capacitors. This design is available as the HPA375 (SLVU280) evaluation module (EVM).

### 9.2 Typical Application

This section details a high-frequency, 1.8-V output power supply design application with adjusted UVLO.



Figure 35. Typical Application Schematic, TPS54418A

#### 9.2.1 Design Requirements

**Table 1. Design Parameters** 

|                          | PARAMETER              | NOTES AND CONDITIONS | MIN | TYP | MAX | UNIT       |
|--------------------------|------------------------|----------------------|-----|-----|-----|------------|
| V <sub>IN</sub>          | Input voltage          | Operating            | 3   | 3.3 | 6   |            |
| V <sub>START</sub>       | Start input voltage    | Rising               |     | 3.1 |     | V          |
| V <sub>STOP</sub>        | Stop input voltage     | Falling              |     | 2.8 |     |            |
| V <sub>OUT</sub>         | Output voltage         |                      |     | 1.8 |     | V          |
| $\Delta V_{OUT}$         | Transient response     | 1-A to 2-A load step |     | 3%  |     |            |
| I <sub>OUT(max)</sub>    | Maximum output current |                      |     |     | 4   | Α          |
| V <sub>OUT(ripple)</sub> | Output voltage ripple  |                      |     |     | 30  | $mV_{P-P}$ |
| f <sub>SW</sub>          | Switching frequency    |                      |     | 1   |     | MHz        |



#### 9.2.2 Detailed Design Procedure

#### 9.2.2.1 Step One: Select the Switching Frequency

Choose the highest switching frequency possible in order to produce the smallest solution size. The high switching frequency allows for lower valued inductors and smaller output capacitors compared to a power supply that switches at a lower frequency. However, the highest switching frequency causes extra switching losses, which in turn decrease the device performance. The device is capable of operating between 200 kHz and 2 MHz. Select a moderate switching frequency of 1 MHz in order to achieve both a small solution size and a high-efficiency operation. Using Equation 5, R4 is calculates to 180 k $\Omega$ . A standard 1%, 182-k $\Omega$  resistor is used in the design.

#### 9.2.2.2 Step Two: Select the Output Inductor

The inductor selected must operate across the entire TPS54418A device input voltage range. To calculate the value of the output inductor, use Equation 19.  $K_{IND}$  is a coefficient that represents the amount of inductor ripple current relative to the maximum output current. The inductor ripple current is filtered by the output capacitor. Therefore, choosing high inductor ripple currents impacts the selection of the output capacitor since the output capacitor must have a ripple current rating equal to or greater than the inductor ripple current. In general, the inductor ripple value is at the discretion of the designer; however,  $K_{IND}$  is normally from 0.1 to 0.3 for the majority of applications.

For this design example, use a  $K_{IND}$  of 0.3 and the inductor value is calculated to be 0.96  $\mu$ H. For this design, use an inductor with the nearest standard value of 1.0  $\mu$ H. For the output filter inductor, it is important that the RMS current and saturation current ratings not be exceeded. The RMS and peak inductor current can be calculated in Equation 21 and Equation 22.

For this design, the RMS inductor current is 4.014 A and the peak inductor current is 4.58 A. The chosen inductor is a TOKO FDV0630-1R0M. It has a RMS current rating of 9.1 A and a saturation current rating of 20.2 A. The current ratings for this exceed the requirement, but the inductor was chosen for small physical size and low series resistance for high efficiency.

The current flowing through the inductor is the inductor ripple current plus the output current. During power up, faults or transient load conditions, the inductor current can increase above the calculated peak inductor current level calculated above. In transient conditions, the inductor current can increase up to the switch current limit of the device. For this reason, the most conservative approach is to specify an inductor with a saturation current rating equal to or greater than the switch current limit rather than the peak inductor current.

$$L1 = \frac{\left(V_{IN(max)} - V_{OUT}\right)}{I_{OUT} \times K_{IND}} \times \frac{V_{OUT}}{V_{IN(max)} \times f_{SW}}$$
(19)

$$I_{RIPPLE} = \frac{\left(V_{IN(max)} - V_{OUT}\right)}{L1} \times \frac{V_{OUT}}{V_{IN(max)} \times f_{SW}}$$
(20)

$$I_{L(rms)} = \sqrt{\left(I_{OUT}\right)^2 + \frac{1}{12} \times \left(\frac{V_{OUT} \times \left(V_{IN(max)} - V_{OUT}\right)}{V_{IN(max)} \times L1 \times f_{SW}}\right)^2}$$
(20)

$$I_{L(peak)} = I_{OUT} + \left(\frac{I_{RIPPLE}}{2}\right)$$
 (22)

### 9.2.2.3 Step Three: Choose the Output Capacitor

There are three primary considerations for selecting the value of the output capacitor. The output capacitor determines the modulator pole, the output voltage ripple, and how the regulator responds to a large change in load current. The output capacitance needs to be selected based on the more stringent of these three criteria.



The desired response to a large change in the load current is the first criteria. The output capacitor needs to supply the load with current when the regulator cannot. This situation would occur if there are desired hold-up times for the regulator where the output capacitor must hold the output voltage above a certain level for a specified amount of time after the input power is removed. The regulator is temporarily not able to supply sufficient output current if there is a large, fast increase in the current needs of the load such as transitioning from no load to a full load. The regulator usually needs two or more clock cycles for the control loop to see the change in load current and output voltage and adjust the duty cycle to react to the change. The output capacitor must be sized to supply the extra current to the load until the control loop responds to the load change. The output capacitance must be large enough to supply the difference in current for two clock cycles while only allowing a tolerable amount of droop in the output voltage. Equation 25 shows the necessary minimum output capacitance.

For this example, the transient load response is specified as a 3% change in  $V_{OUT}$  for a load step from 1 A (50% load) to 2 A (100%).

$$\Delta I_{OUT} = 2 - 1 = 1 \text{ A}$$
 (23)

$$\Delta V_{OUT} = 0.03 \times 1.8 = 0.054 \text{ V} \tag{24}$$

Using these numbers gives a minimum capacitance of 37  $\mu$ F. This value does not take the ESR of the output capacitor into account in the output voltage change. For ceramic capacitors, the ESR is usually small enough to ignore in this calculation.

Equation 26 calculates the minimum output capacitance needed to meet the output voltage ripple specification. Where  $f_{SW}$  is the switching frequency,  $V_{RIPPLE}$  is the maximum allowable output voltage ripple, and  $I_{RIPPLE}$  is the inductor ripple current. In this case, the maximum output voltage ripple is 30 mV. Equation 26 yields 5.2  $\mu$ F.

$$C_{OUT (transient)} > \frac{2 \times \Delta I_{IOUT}}{f_{SW} \times \Delta V_{OUT}}$$
 (25)

$$C_{OUT (ripple)} > \frac{I_{Ripple}}{8 \times f_{SW} \times V_{OUT (ripple)}}$$
 (26)

#### where

- $\Delta I_{OUT}$  is the load step size
- ΔV<sub>OUT</sub> is the acceptable output deviation
- f<sub>SW</sub> is the switching frequency
- I<sub>Ripple</sub> is the inductor ripple current
- V<sub>OUT(Ripple)</sub> is the acceptable DC output voltage ripple

Equation 27 calculates the maximum ESR an output capacitor can have to meet the output voltage ripple specification. Equation 27 indicates the ESR should be less than 57 m $\Omega$ . In this case, the ESR of the ceramic capacitor is much less than 57 m $\Omega$ .

Additional capacitance de-ratings for aging, temperature and DC bias should be factored in which increases this minimum value. For this example, two 22- $\mu$ F, 10-V, X5R ceramic capacitors with 3 m $\Omega$  of ESR are used.

Capacitors generally have limits to the amount of ripple current they can handle without failing or producing excess heat. An output capacitor that can support the inductor ripple current must be specified. Some capacitor data sheets specify the RMS (root mean square) value of the maximum ripple current. Equation 28 can be used to calculate the RMS ripple current the output capacitor needs to support. For this application, Equation 28 yields 333 mA.

$$R_{ESR} < \frac{V_{OUT (ripple)}}{I_{Ripple}}$$
(27)

$$I_{CO(rms)} = \frac{V_{OUT} \times \left(V_{IN(max)} - V_{OUT}\right)}{\sqrt{12 \times V_{IN(max)} \times L1 \times f_{SW}}}$$
(28)



### 9.2.2.4 Step Four: Select the Input Capacitor

The TPS54418A device requires a high quality ceramic, type X5R or X7R, input decoupling capacitor of at least 4.7  $\mu$ F of effective capacitance and in some applications a bulk capacitance. The effective capacitance includes any DC bias effects. The voltage rating of the input capacitor must be greater than the maximum input voltage. The capacitor must also have a ripple current rating greater than the maximum input current ripple of the device. The input ripple current can be calculated using Equation 29.

The value of a ceramic capacitor varies significantly over temperature and the amount of DC bias applied to the capacitor. The capacitance variations due to temperature can be minimized by selecting a dielectric material that is stable over temperature. X5R and X7R ceramic dielectrics are usually selected for power regulator capacitors because they have a high capacitance to volume ratio and are fairly stable over temperature. The output capacitor must also be selected with the dc bias taken into account. The capacitance value of a capacitor decreases as the dc bias across a capacitor increases.

For this example design, a ceramic capacitor with at least a 10 V voltage rating is required to support the maximum input voltage. For this example, one 10  $\mu$ F and one 0.1  $\mu$ F 10 V capacitors in parallel have been selected. The input capacitance value determines the input ripple voltage of the regulator. The input voltage ripple can be calculated using Equation 30.

$$I_{CIN(rms)} = I_{OUT} \times \sqrt{\frac{V_{OUT}}{V_{IN(min)}}} \times \frac{\left(V_{IN(min)} - V_{OUT}\right)}{V_{IN(min)}}$$

$$\Delta V_{IN} = \frac{I_{OUT(max)} \times 0.25}{C_{IN} \times f_{SW}}$$
(30)

Using the design example values,  $I_{OUT(max)} = 4$  A,  $C_{IN} = 10$   $\mu$ F,  $f_{SW} = 1$  MHz, yields an input voltage ripple of 99 mV and a rms input ripple current of 1.96 A.

#### 9.2.2.5 Step Five: Minimum Load DC COMP Voltage

The TPS54418A implements a minimum COMP voltage clamp for improved load-transient response. The COMP voltage tracks the peak inductor current, increasing as the peak inductor current increases, and decreases as the peak inductor current decreases. During a severe load-dump event, for instance, the COMP voltage decreases suddenly, falls below the minimum clamp value, then settles to a lower DC value as the control loop compensates for the transient event. During the time when COMP reaches the minimum clamp voltage, turnon of the high-side power switch is inhibited, keeping the low-side power switch on to discharge the output voltage overshoot more quickly.

Proper application circuit design must ensure that the minimum load steady-state COMP voltage is above the +3 sigma minimum clamp to avoid unwanted inhibition of the high side power switch. For a given design, the steady-state DC level of COMP must be measured at the minimum designed load and at the maximum designed input voltage, then compared to the minimum COMP clamp voltage shown in Figure 22. These conditions give the minimum COMP voltage for a given design. Generally, the COMP voltage and minimum clamp voltage move by about the same amount with temperature. Increasing the minimum load COMP voltage is accomplished by decreasing the output inductor value or the switching frequency used in a given design.

#### 9.2.2.6 Step Six: Choose the Soft-Start Capacitor

The soft-start capacitor determines the minimum amount of time it takes for the output voltage to reach its nominal programmed value during power up. This is useful if a load requires a controlled voltage slew rate. This is also used if the output capacitance is very large and would require large amounts of current to quickly charge the capacitor to the output voltage level. The large currents necessary to charge the capacitor may make the device reach the current limit or excessive current draw from the input power supply may cause the input voltage rail to sag. Limiting the output voltage slew rate solves both of these problems.

The soft-start capacitor value can be calculated using Equation 31. For the example circuit, the soft-start time is not too critical since the output capacitor value is 44  $\mu$ F which does not require much current to charge to 1.8 V. The example circuit has the soft-start time set to an arbitrary value of 4 ms which requires a 10 nF capacitor. In the device, I<sub>SS</sub> is 2  $\mu$ A and V<sub>REF</sub> is 0.8 V. For this application, maintain the soft-start time in the range between 1 ms and 10 ms.



$$C_{SS} = \frac{I_{SS} \times t_{SS}}{V_{REF}}$$

where

- C<sub>SS</sub> is in nF
- I<sub>SS</sub> is in μA
- t<sub>SS</sub> is in ms

#### 9.2.2.7 Step Seven: Select the Bootstrap Capacitor

A 0.1- $\mu F$  ceramic capacitor must be connected between the BOOT to PH pin for proper operation. It is recommended to use a ceramic capacitor with X5R or better grade dielectric. The capacitor should have 10 V or higher voltage rating.

### 9.2.2.8 Step Eight: Undervoltage Lockout Threshold

The undervoltage lockout (UVLO) can be adjusted using an external voltage divider on the EN pin of the TPS54418A. The UVLO has two thresholds, one for power up when the input voltage is rising and one for power down or brown outs when the input voltage is falling. For the example design, the supply should turn on and start switching once the input voltage increases above 3.1 V ( $V_{START}$ ). Switching continues until the input voltage falls below 2.8 V ( $V_{STOP}$ ).

The programmable UVLO and enable voltages are set using a resistor divider between the VIN pin and GND to the EN pin. Equation 32 and Equation 33 can be used to calculate the resistance values necessary. From Equation 32 and Equation 33, a 48.7 k $\Omega$  between the VIN pin and the EN pin and a 32.4-k $\Omega$  resistor between the EN pin and GND are required to produce the 3.1-V start voltage and the 2.8-V stop voltage.

$$R1 = \frac{0.944 \cdot V_{START} - V_{STOP}}{2.59 \times 10^{-6}}$$
(32)

$$R2 = \frac{1.18 \cdot R1}{V_{STOP} - 1.18 + R1 \cdot 3.2 \times 10^{-6}}$$
(33)

### 9.2.2.9 Step Nine: Select Output Voltage and Feedback Resistors

For the example design,  $100 \text{ k}\Omega$  was selected for R6. Using Equation 34, R7 is calculated as  $80 \text{ k}\Omega$ . The nearest standard 1% resistor is  $80.6 \text{ k}\Omega$ .

$$R7 = \frac{V_{ref}}{V_{OUT} - V_{ref}} R6$$
(34)

### 9.2.2.9.1 Output Voltage Limitations

Due to the internal design of the TPS54418A there are limitations to the minimum and maximum achievable output voltages. The output voltage can never be lower than the internal voltage reference of 0.8 V. Above 0.8 V, the output voltage may be limited by the minimum controllable on time. The minimum output voltage in this case is given by Equation 35. There is also a maximum achievable output voltage which is limited by the minimum off time. The maximum output voltage is given by Equation 36. These equations represent the results when the power MOSFETs are matched. Refer to SLYT293 for more information.

$$V_{\text{OUT (min)}} = t_{\text{ON (min)}} \times f_{\text{SW (max)}} \times V_{\text{IN (max)}} - I_{\text{OUT (min)}} (R_{\text{LS (min)}} + R_{\text{DCR}})$$

#### where

- V<sub>OUT(min)</sub> is the minimum achievable output voltage
- t<sub>ON(min)</sub> is the minimum controllable on-time (110 nsec typical)
- f<sub>SW(max)</sub> is the maximum switching frequency including tolerance
- V<sub>IN(max)</sub> is the maximum input voltage
- I<sub>OUT(min)</sub> is the minimum load current
- R<sub>LS(min)</sub> is the minimum low-side MOSFET on-resistance. (30 mΩ typical)
- R<sub>DCR</sub> is the series resistance of output inductor

24

(35)



$$V_{\text{OUT (max)}} = \left(1 - t_{\text{OFF (max)}} f_{\text{SW (max)}}\right) V_{\text{IN (min)}} - I_{\text{OUT (max)}} \left(R_{\text{LS (max)}} + R_{\text{DCR}}\right)$$

where

- V<sub>OUT(max)</sub> is the maximum achievable output voltage
- t<sub>OFF(max)</sub> is the maximum, minimum controllable off time (60 ns typical)
- f<sub>SW(max)</sub> is the maximum switching frequency including tolerance
- ullet  $V_{IN(min)}$  is the minimum input voltage
- I<sub>OUT(max)</sub> is the maximum load current
- $R_{HS(max)}$  is the maximum high-side MOSFET on-resistance. (70 m $\Omega$  max)
- R<sub>DCR</sub> is the series resistance of output inductor

(36)

#### 9.2.2.10 Step 10: Select Loop Compensation Components

There are several industry techniques used to compensate DC/DC regulators. The method presented here is easy to calculate and yields high phase margins. For most conditions, the regulator has a phase margin between 60 and 90 degrees. The method presented here ignores the effects of the slope compensation that is internal to the TPS54418A. Because the slope compensation is ignored, the actual crossover frequency is usually lower than the crossover frequency used in the calculations. Use SwitcherPro software for a more accurate design.

To get started, the modulator pole,  $f_{P(mod)}$ , and the esr zero,  $f_{Z1}$  must be calculated using Equation 37 and Equation 38. For  $C_{OUT}$ , derating the capacitor is not needed as the 1.8 V output is a small percentage of the 10 V capacitor rating. If the output is a high percentage of the capacitor rating, use the capacitor manufacturer information to derate the capacitor value. Use Equation 39 and Equation 40 to estimate a starting point for the crossover frequency,  $f_C$ . For the example design,  $f_{P(mod)}$  is 8.04 kHz and  $f_{Z1}$  is 2412 kHz. Equation 39 is the geometric mean of the modulator pole and the esr zero and Equation 40 is the mean of modulator pole and the switching frequency. Equation 39 yields 139 kHz and Equation 40 gives 63 kHz. Use the lower value of Equation 39 or Equation 40 as the maximum crossover frequency. For this example, fc is 35 kHz. Next, the compensation components are calculated. A resistor in series with a capacitor is used to create a compensating zero. A capacitor in parallel to these two components forms the compensating pole (if needed).

$$f_{P(mod)} = \frac{I_{OUT(max)}}{2\pi \times V_{OUT} \times C_{OUT}}$$
(37)

$$f_{Z1} = \frac{1}{C_{OUT} \times R_{ESR} \times 2\pi}$$
(38)

$$f_{C} = \sqrt{f_{P(mod)} + f_{Z1}}$$
 (39)

$$f_{C} = \sqrt{f_{P(mod)} \times \frac{f_{SW}}{2}}$$
(40)

The compensation design takes the following steps:

1. Set up the anticipated cross-over frequency. Use Equation 41 to calculate the compensation network's resistor value. In this example, the anticipated cross-over frequency  $f_C$  is 35 kHz. The power stage gain  $(g_{M(ps)})$  is 13 A/V and the error amplifier gain  $(g_{M(ea)})$  is 225  $\mu$ A/V.

$$R3 = \frac{2\pi \times f_C \times V_{OUT} \times C_{OUT}}{g_{M(ea)} \times V_{REF} \times g_{M(ps)}}$$
(41)

2. Place compensation zero at the pole formed by the load resistor and the output capacitor. The compensation network's capacitor can be calculated from Equation 42.

$$C3 = \frac{R_{OUT} \times C_{OUT}}{R3}$$
 (42)

3. An additional pole can be added to attenuate high frequency noise. In this application, it is not necessary to add it.

From the procedures above, start with a 11.2 k $\Omega$  resistor and a 2650 pF capacitor. After prototyping and bode plot measurement, the optimized compensation network selected for this design includes a 7.5 k $\Omega$  resistor and a 2700 pF capacitor.



### 9.2.2.11 Power Dissipation Estimate

Use Equation 43 through Equation 52 to help estimate the device power dissipation under continuous conduction mode (CCM) operation. The power dissipation of the device (P<sub>TOT</sub>) includes conduction loss (P<sub>COND</sub>), dead time loss (P<sub>D</sub>), switching loss (P<sub>SW</sub>), gate drive loss (P<sub>GD</sub>) and supply current loss (P<sub>O</sub>).

$$P_{COND} = (I_{OUT})^2 \times R_{DS(on)}$$
(43)

$$P_D = f_{SW} \times I_{OUT} \times 0.7 \times 60 \times (10)^{-9}$$
 (44)

$$P_{D} = f_{SW} \times I_{OUT} \times 0.7 \times 60 \times (10)^{-9}$$
 (45)

$$P_{SW} = 2 \times (V_{IN})^2 \times f_{SW} \times I_{OUT} \times 0.25 \times (10)^{-9}$$
(46)

$$P_{SW} = 2 \times (V_{IN})^2 \times f_{SW} \times I_{OUT} \times 0.25 \times (10)^{-9}$$
(47)

$$P_{GD} = 2 \times V_{IN} \times 3 \times (10)^{-9} \times f_{SW}$$
 (48)

$$P_{O} = 350 \times (10)^{-6} \times V_{IN}$$

#### where

- I<sub>OUT</sub> is the output current (A)
- $R_{DS(on)}$  is the on-resistance of the high-side MOSFET ( $\Omega$ )
- V<sub>OUT</sub> is the output voltage (V)
- V<sub>IN</sub> is the input voltage (V)
- $f_{SW}$  is the switching frequency (Hz) (49)

$$P_{TOT} = P_{COND} + P_D + P_{SW} + P_{GD} + P_O$$
 (50)

For a given ambient temperature,

$$T_{J} = T_{A} + R_{TH} \times P_{TOT} \tag{51}$$

For maximum junction temperature ( $T_{J(max)} = 150$ °C)

$$T_{A(max)} = T_{J(max)} - R_{TH} \times P_{TOT}$$

#### where

- P<sub>TOT</sub> is the total device power dissipation (W)
- T<sub>A</sub> is the ambient temperature (°C)
- T<sub>1</sub> is the junction temperature (°C)
- R<sub>TH</sub> is the thermal resistance of the package (°C/W)
- T<sub>J(max)</sub> is maximum junction temperature (°C)
- T<sub>A(max)</sub> is maximum ambient temperature (°C) (52)

Additional power can be lost in the regulator circuit due to the inductor ac and dc losses and trace resistance that impact the overall regulator efficiency. Figure 36 and Figure 37 show power dissipation for the EVM.



Figure 36. Power Dissipation vs Junction Temperature



Figure 37. Power Dissipation vs Ambient Temperature



# 9.2.3 Application Curves













# 10 Power Supply Recommendations

These devices are designed to operate from an input voltage supply between 2.95 V and 6 V. This supply must be well regulated. Proper bypassing of input supplies and internal regulators is also critical for noise performance, as is PCB layout and grounding scheme. See the recommendations in the *Layout Guidelines* section.

### 11 Layout

### 11.1 Layout Guidelines

Layout is a critical portion of good power supply design. There are several signal paths that conduct fast changing currents or voltages that can interact with stray inductance or parasitic capacitance to generate noise or degrade the power supplies performance.

- The GND pins and AGND pin should be tied directly to the power pad under the TPS54418A device. The
  power pad should be connected to any internal PCB ground planes using multiple vias directly under the
  device. Additional vias can be used to connect the top-side ground area to the internal planes near the input
  and output capacitors. For operation at full rated load, the top-side ground area along with any additional
  internal ground planes must provide adequate heat dissipating area.
- Place the input bypass capacitor as close to the device as possible.
- Route the PH pin to the output inductor. Because the PH connection is the switching node, place the output inductor close to the PH pins. Minimize the area of the PCB conductor to prevent excessive capacitive coupling.
- The boot capacitor must also be located close to the device.
- The sensitive analog ground connections for the feedback voltage divider, compensation components, softstart capacitor and frequency set resistor should be connected to a separate analog ground trace as shown in § 54.
- The RT/CLK pin is particularly sensitive to noise so the RT resistor should be located as close as possible to the device and routed with minimal trace lengths.
- The additional external components can be placed approximately as shown. It is possible to obtain
  acceptable performance with alternate PCB layouts, however, this layout has been shown to produce good
  results and can be used as a guide.



### 11.2 Layout Example



O VIA to Ground Plane 图 54. PCB Layout Example



### 12 器件和文档支持

# 12.1 器件支持

#### 12.1.1 开发支持

TPS54418A 器件由 SwitcherPro™ 软件工具提供支持: www.ti.com/switcherpro。

有关 SWIFT<sup>TM</sup> 文档的更多信息,请访问 TI 网站 www.ti.com/swift。

### 12.2 接收文档更新通知

如需接收文档更新通知,请访问 www.ti.com.cn 网站上的器件产品文件夹。点击右上角的提醒我 (Alert me) 注册后,即可每周定期收到已更改的产品信息。有关更改的详细信息,请查阅已修订文档中包含的修订历史记录。

#### 12.3 社区资源

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

### 12.4 商标

SwitcherPro, SWIFT, E2E are trademarks of Texas Instruments. All other trademarks are the property of their respective owners.

### 12.5 静电放电警告



这些装置包含有限的内置 ESD 保护。 存储或装卸时,应将导线一起截短或将装置放置于导电泡棉中,以防止 MOS 门极遭受静电损伤。

### 12.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

### 13 机械、封装和可订购信息

以下页中包括机械、封装和可订购信息。这些信息是针对指定器件可提供的最新数据。这些数据会在无通知且不对本文档进行修订的情况下发生改变。欲获得该数据表的浏览器版本,请查阅左侧的导航栏



# PACKAGE OPTION ADDENDUM

10-Dec-2020

#### PACKAGING INFORMATION

www.ti.com

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
| TPS54418ARTER    | ACTIVE | WQFN         | RTE                | 16   | 3000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 150   | 4418A                   | Samples |
| TPS54418ARTET    | ACTIVE | WQFN         | RTE                | 16   | 250            | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 150   | 4418A                   | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.





10-Dec-2020

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 3-Jun-2022

### TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS54418ARTER | WQFN            | RTE                | 16 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| TPS54418ARTET | WQFN            | RTE                | 16 | 250  | 180.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 3-Jun-2022



### \*All dimensions are nominal

|   | Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| ſ | TPS54418ARTER | WQFN         | RTE             | 16   | 3000 | 367.0       | 367.0      | 35.0        |
| ſ | TPS54418ARTET | WQFN         | RTE             | 16   | 250  | 210.0       | 185.0      | 35.0        |

3 x 3, 0.5 mm pitch

PLASTIC QUAD FLATPACK - NO LEAD

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



# 重要声明和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

邮寄地址: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023,德州仪器 (TI) 公司