## TPS55010 具有集成 FET 的 2.95 V 至 6 V 输入， 2 W 隔离式 DC／DC 转换器

1 特性

- 隔离式 Fly－Buck ${ }^{\text {TM }}$ 拓扑
- 一次侧反馈
- 开关频率： 100 kHz 至 2000 kHz
- 与外部时钟同步
- 可调节缓启动
- 可调输入电压欠压闭锁（UVLO）
- 漏极开路故障输出
- 逐周期电流限制
- 热关断保护
- $3 \mathrm{~mm} \times 3 \mathrm{~mm} 16$ 引脚 QFN 封装

2 应用

- PLC 抗噪，数据采集和测量设备
- 隔离式 RS－232 和 RS－485 通信通道
- 为线路驱动器，ISO 放大器，传感器，CAN 收发器供电
- 为 IGBT 栅极驱动器提供浮动式电源
- 提升医疗设备安全性

4 简化电路原理图


## 3 说明

TPS55010 是一款用于为隔离式接口（例如，RS－485和 RS－232）提供 3．3V 或 5 V 隔离输入电源的变压器驱动器。

该器件使用固定频率电流模式控制和具有一次侧反馈的半桥功率级，可稳定高达 2 W 功耗级别的输出电压。开关频率可在 100 kHz 至 2000 kHz 范围内调节，因此可以优化解决方案的尺寸，效率和抗噪性能。开关频率由电阻器设置，或通过 RT／CLK 引脚与外部时钟同
步。为了最大限度减少浪涌电流，可以向 SS 引脚上连接一个小电容器。可以使用 EN 引脚作为启用引脚或用于在 2.6 V 的基础上提高默认的输入 UVLO 电压。

通过使用同款变压器，TPS55010 可调整一次侧电压，为不同的输入和输出电压组合提供解决方案。现有的变压器可提供单路正输出电压，双路正输出电压和双路负输出电压。

TPS55010 采用 $3 \mathrm{~mm} \times 3 \mathrm{~mm} 16$ 引脚，带散热焊盘的 QFN 封装。

器件信息 ${ }^{(1)}$

| 部件号 | 封装 | 封装尺寸（标称值） |
| :---: | :---: | :---: |
| TPS55010 | WQFN（16） | $3.00 \mathrm{~mm} \times 3.00 \mathrm{~mm}$ |

（1）要了解所有可用封装，请参见数据表末尾的可订购产品附录。


An IMPORTANT NOTICE at the end of this data sheet addresses availability，warranty，changes，use in safety－critical applications， intellectual property matters and other important disclaimers．PRODUCTION DATA．

## 目录

1 特性 ..... 1
2 应用 ..... 1
3 说明 ..... 1
4 简化电路原理图 ..... 1
5 修订历史记录 ..... 2
6 Pin Configuration and Functions ..... 3
7 Specifications ..... 4
7．1 Absolute Maximum Ratings ..... 4
7．2 Handling Rating ..... 4
7．3 Recommended Operating Conditions ..... 4
7．4 Thermal Information ..... 5
7．5 Electrical Characteristics ..... 5
7．6 Timing Requirements ..... 6
7．7 Switching Characteristics ..... 6
7．8 Typical Characteristics ..... 7
8 Detailed Description ..... 10
8．1 Overview ..... 10
8．2 Functional Block Diagram ..... 10
8．3 Feature Description ..... 11
8．4 Device Functional Modes ..... 14
9 Application And Implementation ..... 17
9．1 Application Information ..... 17
9．2 Typical Applications ..... 17
9．3 Typical Application，Dual Output ..... 29
10 Power Supply Recommendations ..... 37
11 Layout． ..... 37
11.1 Layout Guidelines ..... 37
11．2 Layout Example ..... 37
12 器件和文档支持 ..... 38
12.1 器件支持 ..... 38
12.2 商标 ..... 38
12.3 静电放电警告 ..... 38
12．4 Glossary ..... 38
13 机械封装和可订购信息 ..... 38
5 修订历史记录
注：之前版本的页码可能与当前版本有所不同。
Changes from Revision A（June 2011）to Revision B Page
－已更改 已添加＂器件信息＂表，＂处理额定值＂表，＂应用 和实施＂部分，＂布局＂部分以及＂器件和文档支持＂部分 ..... 1
－Added the Handling Rating table ..... 4
－Added the Recommended Operating Conditions table ..... 4
－Added Figure 23 ..... 23
－Added Figure 24 ..... 24
－Changed Figure 26 through Figure 28 ..... 26
－Changed Figure 40 ..... 27
－Changed Figure 42 through Figure 44 ..... 34
－Changed Figure 54 ..... 35
Changes from Original（April 2010）to Revision A Page
－已将器件状态从＂产品预览＂改为＂量产数据＂ ..... 1

## 6 Pin Configuration and Functions

RTE PACKAGE (TOP VIEW)


Pin Functions

| Name | Number | Description |
| :--- | :--- | :--- |
| VIN | $1,2,16$ | Supplies the control circuitry and switches of the power converter. |
| GND | $3,4,5$ | Power Ground. This pin should be electrically connected directly to the thermal pad under the IC. |
| VSENSE | 6 | Inverting node of the transconductance error amplifier. |
| COMP | 7 | Error amplifier output, and input to the output switch current comparator. Connect frequency <br> compensation components to this pin. |
| RT/CLK | 9 | Resistor Timing and External Clock. An internal amplifier holds this pin at a fixed voltage when <br> using an external resistor to ground to set the switching frequency. If the pin is pulled above the <br> PLL upper threshold, a mode change occurs and the pin becomes a synchronization input. The <br> internal amplifier is disabled and the pin is a high impedance clock input to the internal PLL. If <br> clocking edges stop, the internal amplifier is re-enabled and the mode returns to a resistor set <br> function. |
| SS | $10,11,12$ | Slow-start. An external capacitor connected to this pin sets the output rise time. |
| PH | 13 | The source of the internal high side power MOSFET, and drain of the internal low side MOSFET. |
| BOOT | 14 | A bootstrap capacitor is required between BOOT and PH. If the voltage on this capacitor is below <br> the minimum required by the output device, the output is forced to switch off until the capacitor is <br> refreshed. |
| FAULT | 15 | An open drain output. Active low if the output voltage is low due to thermal shutdown, dropout, <br> overvoltage or EN shut down. |
| EN | 17 | Enable pin, internal pull-up current source. Pull below 1.2V to disable. Float to enable. Adjust the <br> input undervoltage lockout with two resistors. |
| THERMAL PAD | GND pin should be connected to the exposed thermal pad for proper operation. This thermal pad <br> should be connected to any internal PCB ground plane using multiple vias for good thermal <br> performance. |  |

## 7 Specifications

### 7.1 Absolute Maximum Ratings ${ }^{(1)}$

over operating free-air temperature range (unless otherwise noted)

|  |  | MIN | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| Voltage | VIN | -0.3 | 7 | V |
|  | EN | -0.3 | 3.6 | V |
|  | BOOT |  | PH + 7 | V |
|  | VSENSE | -0.3 | 3 | V |
|  | COMP | -0.3 | 3 | V |
|  | FAULT | -0.3 | 7 | V |
|  | SS | -0.3 | 3 | V |
|  | RT/CLK | -0.3 | 6 | V |
|  | BOOT-PH | -0.3 | 7 | V |
|  | PH | -0.6 | 7 | V |
|  | PH, 10ns Transient | -2 | 10 | V |
| Current | EN |  | 100 | $\mu \mathrm{A}$ |
|  | RT/CLK |  | 100 | $\mu \mathrm{A}$ |
|  | COMP |  | 100 | uA |
|  | FAULT |  | 10 | mA |
|  | SS |  | 100 | $\mu \mathrm{A}$ |
| Operating Junction Temperature |  | -40 | 150 | ${ }^{\circ} \mathrm{C}$ |

(1) Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under ELECTRICAL SPECIFICATIONS is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### 7.2 Handling Rating

over operating free-air temperature range (unless otherwise noted)

|  |  |  | MIN | MAX | UNIT |
| :--- | :--- | :--- | :---: | :---: | :---: |
| $\mathrm{T}_{\text {stg }}$ | Storage Temperature | -65 | 150 | ${ }^{\circ} \mathrm{C}$ |  |
| $\mathrm{V}_{(\text {ESD })}$ | Electrostatic Discharge | Human body model (HBM), per ANSI/ESDA/JEDEC <br> JS-001, all pins ${ }^{(1)}$ | -2 | 2 | kV |
|  | Charged device model (CDM), per JEDEC specification <br> JESD22-C101, all pins | -500 | 500 | V |  |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

### 7.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|  |  | MIN | NOM |
| :--- | :--- | ---: | :---: |
| $\mathrm{V}_{\mathrm{I}}$ | Input voltage | 2.98 | MAX |
| $\mathrm{P}_{\mathrm{O}}$ | Output power |  | 6 |

TPS55010
www.ti.com.cn

### 7.4 Thermal Information

| THERMAL METRIC ${ }^{(1)}$ |  | TPS55010 | UNIT |
| :---: | :---: | :---: | :---: |
|  |  | RTE (16 PINS) |  |
| $\theta_{\mathrm{JA}}$ | Junction-to-ambient thermal resistance | 60 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\theta_{\text {JCtop }}$ | Junction-to-case (top) thermal resistance | 55.5 |  |
| $\theta_{\mathrm{JB}}$ | Junction-to-board thermal resistance | 24.9 |  |
| $\psi$ JT | Junction-to-top characterization parameter | 1.0 |  |
| $\psi$ JB | Junction-to-board characterization parameter | 24.9 |  |
| $\theta_{\text {JCbot }}$ | Junction-to-case (bottom) thermal resistance | 9.9 |  |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

### 7.5 Electrical Characteristics

$\mathrm{T}_{\mathrm{J}}=-40^{\circ} \mathrm{C}$ TO $150^{\circ} \mathrm{C}, \mathrm{VIN}=2.95 \mathrm{~V}$ TO 6 V (unless otherwise noted)

| DESCRIPTION | CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| SUPPLY VOLTAGE |  |  |  |  |  |
| Operating input voltage | VIN | 2.95 |  | 6 | V |
| Shutdown current | $\mathrm{EN}=0 \mathrm{~V}, 25^{\circ} \mathrm{C}$ |  | 2 | 5 | $\mu \mathrm{A}$ |
| Operating current | VSENSE $=0.9 \mathrm{~V}, 25^{\circ} \mathrm{C}$ |  | 360 | 575 | $\mu \mathrm{A}$ |
| Internal undervoltage lockout |  |  | 2.6 | 2.9 | V |
| ENABLE |  |  |  |  |  |
| Enable threshold | rising |  | 1.25 | 1.37 | V |
|  | falling | 1.15 | 1.18 |  |  |
| Input current | Threshold - 50mV |  | -1.2 |  | $\mu \mathrm{A}$ |
|  | Threshold + 50mV |  | -4.6 |  | $\mu \mathrm{A}$ |
| Hysteresis |  |  | 3.4 |  |  |
| VOLTAGE REFERENCE |  |  |  |  |  |
| Reference | $3 \mathrm{~V}<\mathrm{VIN}<6 \mathrm{~V}$ | 0.804 | 0.829 | 0.854 | V |
| MOSFET |  |  |  |  |  |
| High side switch resistance | BOOT- PH = 5 V |  | 45 | 81 | $\mathrm{m} \Omega$ |
| Low side switch resistance | $\mathrm{VIN}=5 \mathrm{~V}$ |  | 45 | 81 | $\mathrm{m} \Omega$ |
| ERROR AMPLIFIER |  |  |  |  |  |
| Input current |  |  | 50 |  | nA |
| Error amp transconductance | $-2 \mu \mathrm{~A}<{ }^{\text {(COMP) }}$ < $2 \mu \mathrm{~A}$ |  | 245 |  | uS |
| Error amp dc gain | VSENSE $=0.8 \mathrm{~V}$ |  | 500 |  | V/V |
| Minimum unity gain Bandwidth |  |  | 3 |  | MHz |
| Error amp source/sink | $\mathrm{V}_{\text {(COMP) }}=1 \mathrm{~V}, 100 \mathrm{mV}$ overdrive |  | $\pm 16$ |  | $\mu \mathrm{A}$ |
| COMP to Iph gm | $\mathrm{l}_{(\mathrm{PH})}=0.5 \mathrm{~A}$ |  | 7.5 |  | A/V |
| CURRENT LIMIT |  |  |  |  |  |
| High side sourcing current limit | $\mathrm{VIN}=3 \mathrm{~V}$ | 2 | 2.75 |  | A |
| Low Side Sinking Current Limit | $\mathrm{VIN}=3 \mathrm{~V}$ | -3 | -4.5 |  | A |
| THERMAL SHUTDOWN |  |  |  |  |  |
| Thermal Shutdown |  |  | 171 |  | ${ }^{\circ} \mathrm{C}$ |
| OT Hysteresis |  |  | 12 |  | ${ }^{\circ} \mathrm{C}$ |

## Electrical Characteristics (continued)

$\mathrm{T}_{\mathrm{J}}=-40^{\circ} \mathrm{C} \mathrm{TO} 150^{\circ} \mathrm{C}, \mathrm{VIN}=2.95 \mathrm{~V}$ TO 6 V (unless otherwise noted)


FAULT Pin

| VSENSE threshold | VSENSE falling | 91 | \% VREF |
| :--- | :--- | ---: | :---: |
|  | VSENSE rising | 108 | \% VREF |
| Output high leakage | ${\text { VSENSE }=\mathrm{V}_{\text {REF }}, \mathrm{V}_{\text {(FAULT })}=5.5 \mathrm{~V}}_{2}$ | 2 | nA |
| Output low | $\mathrm{I}_{(\text {(AULT })}=3 \mathrm{~mA}$ | 0.3 | V |
| Minimum VIN for valid output | $\mathrm{V}_{(\text {(FAULT })}<0.5 \mathrm{~V}$ at $100 \mu \mathrm{~A}$ | 1.6 | V |

### 7.6 Timing Requirements

|  | MIN | TYP MAX | UNIT |
| :---: | :---: | :---: | :---: |
| RT/CLK |  |  |  |
| Minimum CLK pulse width | 75 |  | ns |

### 7.7 Switching Characteristics

over operating free-air temperature range (unless otherwise noted)

| PARAMETER |  | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PH |  |  |  |  |  |  |
| $\mathrm{t}_{\text {on }}$ | Minimum on time | Measured at 10\% to 10\% of VIN |  | 130 |  | ns |
| $\mathrm{t}_{\text {off }}$ | Minimum off time | $\mathrm{V}_{\text {(BOOT-PH) }} \geq 3 \mathrm{~V}$ |  | 0\% |  |  |
| RT/CLK |  |  |  |  |  |  |
|  | Switching frequency using CLK mode |  | 300 |  | 2000 | kHz |
|  | Switching frequency using RT mode |  | 100 |  | 2000 | kHz |
|  | Switching Frequency | $\mathrm{R}_{(\mathrm{RT} / \text { CLK })}=195 \mathrm{k} \Omega$ | 400 | 500 | 600 | kHz |
|  | PLL lock in time |  |  | 50 |  | $\mu \mathrm{s}$ |
|  | RT/CLK falling edge to PH rising edge delay |  |  | 90 |  | ns |
| SS Slow Start |  |  |  |  |  |  |
|  | VIN UVLO to SS start time |  |  | 100 |  | $\mu \mathrm{s}$ |

### 7.8 Typical Characteristics



Figure 1. High Side and Low Side $\mathrm{R}_{\mathrm{DS}(o n)}$ vs Temperature


Figure 3. High Side Current Limit (Sourcing) vs Junction Temperature


Figure 5. Error Amplifier Transconductance vs Temperature


Figure 2. Frequency vs Temperature


Figure 4. Low Side Current Limit (Sinking) vs Junction Temperature


Figure 6. EN Pin Voltage vs Temperature

## Typical Characteristics (continued)



Figure 7. EN Pin Pullup vs Temperature ( $\mathrm{V}_{\mathrm{EN}}=$ Threshold $\mathbf{- 5 0} \mathbf{~ m V}$ )


Figure 9. SS Charge Current vs Temperature


Figure 11. Shutdown Supply Current vs Temperature


Figure 8. EN Pin Hysteresis Current vs Temperature


Figure 10. Input Start and Stop Voltage vs Temperature


Figure 12. VIN Supply Current vs Temperature

## Typical Characteristics (continued)



Figure 13. Voltage Reference vs Temperature


Figure 15. Fault On-Resistance vs Temperature


Figure 14. Fault Threshold vs Temperature


Figure 16. SS to VSENSE Offset vs Temperature

## 8 Detailed Description

### 8.1 Overview

The TPS55010 is a half bridge transformer driver designed to implement a high efficiency, low power isolated supply. The primary side feedback implemented using two resistors and a primary side capacitor provides excellent regulation over line and load compared to an open loop push pull converter.
The half bridge power stage consists of two integrated n-channel MOSFETs with $45 \mathrm{~m} \Omega$ on resistance. The drive voltage for the integrated high side MOSFET is supplied by a capacitor between the BOOT and PH pins. The switching frequency is adjusted using a resistor to ground on the RT/CLK pin. The device has an internal phase lock loop (PLL) on the RT/CLK pin that is used to synchronize the high side power switch turn on to a falling edge of an external system clock. The wide switching frequency of 100 kHz to $2000 \mathrm{kHz}(300 \mathrm{kHz}$ to 2000 kHz in CLK mode) allows for efficiency, size optimization or noise avoidance when selecting the switching frequency. The TPS55010 has a typical default start up voltage of 2.6 V . The EN pin has an internal pull-up current source that can be used to adjust the input voltage under voltage lockout (UVLO) with two external resistors. In addition, the pull up current provides a default condition when the EN pin is floating for the device to operate. The total operating current for the TPS55010 is typically $360 \mu \mathrm{~A}$ when not switching and under no load. When the device is disabled, the supply current is less than $5 \mu \mathrm{~A}$. The slow start (SS) pin is used to minimize inrush currents during start up.

### 8.2 Functional Block Diagram



### 8.3 Feature Description

### 8.3.1 Fixed Frequency PWM Control

The TPS55010 uses an adjustable fixed frequency, peak current mode control. The primary voltage is compared through external resistors on the VSENSE pin to an internal voltage reference by an error amplifier which drives the COMP pin. An internal oscillator initiates the turn on of the high side power switch. The error amplifier output is compared to the high side power switch current. When the power switch current reaches the COMP voltage level the high side power switch is turned off and the low side power switch is turned on. The COMP pin voltage increases and decreases as the output current increases and decreases. The device implements a current limit by clamping the COMP pin voltage to a maximum level. The TPS55010 adds a compensating ramp to the switch current signal. This slope compensation prevents sub-harmonic oscillations as duty cycle increases.

### 8.3.2 Half Bridge and Bootstrap Voltage

The TPS55010 has an integrated boot regulator and requires a small ceramic capacitor between the BOOT and PH pin to provide the gate drive voltage for the high side MOSFET. The value of the ceramic capacitor should be $0.1 \mu \mathrm{~F}$. A ceramic capacitor with an X7R or X5R grade dielectric and a voltage rating of 10 V or higher is recommended because of the stable characteristics over temperature and voltage.

### 8.3.3 Error Amplifier

The TPS55010 uses a transconductance error amplifier. The amplifier compares the VSENSE voltage to the lower of the SS pin voltage or the internal 0.829 V voltage reference. The transconductance of the error amplifier is $245 \mu \mathrm{~A} / \mathrm{V}$. The frequency compensation components are placed between the COMP pin and ground.

### 8.3.4 Voltage Reference

The voltage reference system produces a precise $\pm 3.0 \%$ voltage reference over temperature by scaling the output of a temperature-stable band gap circuit. The band gap and scaling circuits produce 0.829 V at the noninverting input of the error amplifier.

### 8.3.5 Adjusting the Output Voltage

The primary side voltage is set with a resistor divider from the primary side capacitor to the VSENSE pin. It is recommended to use $1 \%$ tolerance or better divider resistors. Start with a $10 \mathrm{k} \Omega$ for the $\mathrm{R}_{\mathrm{LS}}$ resistor and use Equation 1 to calculate $R_{\text {Hs }}$. The output voltage is a function of the primary voltage, transformer turns ratio and forward voltage of the diode.

$$
\begin{align*}
& R_{\mathrm{HS}}=\mathrm{R}_{\mathrm{LS}} \times\left(\frac{\mathrm{V}_{\mathrm{PRI}}-0.829 \mathrm{~V}}{0.829 \mathrm{~V}}\right)  \tag{1}\\
& \mathrm{V}_{\mathrm{OUT}}=\mathrm{V}_{\mathrm{PRI}} \times \frac{\mathrm{N}_{\mathrm{SEC}}}{\mathrm{~N}_{\mathrm{PRI}}}-\mathrm{V}_{\mathrm{fd}} \tag{2}
\end{align*}
$$

## Feature Description (continued)



Figure 17. Setting the Output Voltage

### 8.3.6 Enable and Adjusting Undervoltage Lockout

The TPS55010 is disabled when the VIN pin voltage falls below 2.6 V . If an application requires a higher undervoltage lockout (UVLO), use the EN pin as shown in Figure 18 to adjust the input voltage UVLO by using two external resistors. The EN pin has an internal pull-up current source of $1.2 \mu \mathrm{~A}$ that provides the default condition of the TPS55010 operating when the EN pin floats. Once the EN pin voltage exceeds 1.25 V , an additional $3.4 \mu \mathrm{~A}$ of hysteresis is added. When the EN pin is pulled below 1.18 V , the hysteresis current is removed.


Figure 18. Adjustable Under Voltage Lock Out

$$
\begin{align*}
& R_{\text {UVLO1 }}=\frac{V_{\text {START }}\left(\frac{V_{\text {ENfalling }}}{V_{\text {ENrising }}}\right)-V_{\text {STOP }}}{11 \times\left(1-\frac{V_{\text {ENfalling }}}{V_{\text {ENrising }}}\right)+I_{\text {HYS }}}  \tag{3}\\
& R_{\text {UVLO2 }}=\frac{R_{\text {UVLO1 }} \times V_{\text {ENfalling }}}{V_{\text {STOP }}-V_{\text {ENfalling }}+R_{\text {UVLO1 }} \times\left(11+I_{H Y S}\right)} \tag{4}
\end{align*}
$$

## Feature Description (continued)

### 8.3.7 Adjusting Slow Start Time

A capacitor on the SS pin to ground implements a slow start time to minimize inrush current during startup. The TPS55010 regulates to the lower of the SS pin and the internal reference voltage. The TPS55010 has an internal pull-up current source of $2.2 \mu \mathrm{~A}$ which charges the external slow start capacitor. Equation 5 calculates the required slow start capacitor value where $\mathrm{T}_{\text {ss }}$ is the desired slow start time in ms, Iss is the internal slow start charging current of $2.2 \mu \mathrm{~A}$, and $\mathrm{V}_{\text {REF }}$ is the internal voltage reference of 0.829 V .
If during normal operation, the VIN goes below the UVLO, EN pin pulled below 1.18 V , or a thermal shutdown event occurs, the TPS55010 stops switching. When the VIN goes above UVLO, EN is released or pulled high, or a thermal shutdown is exited, then SS is discharged to below 40 mV before reinitiating a powering up sequence. The VSENSE voltage will follow the SS pin voltage with a 35 mV offset up to $85 \%$ of the internal voltage reference. When the SS voltage is greater than $85 \%$ on the internal reference voltage the offset increases as the effective system reference transitions from the SS voltage to the internal voltage reference. If no slow start time is needed, the SS pin can be left open. The slow start capacitor should be less than $0.47 \mu \mathrm{~F}$.

$$
\begin{equation*}
\mathrm{C}_{\mathrm{SS}}(\mathrm{nF})=\frac{\mathrm{T}_{\mathrm{SS}}(\mathrm{~ms}) \times \mathrm{I}_{\mathrm{SS}}(\mathrm{uA})}{\mathrm{V}_{\mathrm{REF}}(\mathrm{~V})} \tag{5}
\end{equation*}
$$

### 8.3.8 Constant Switching Frequency and Timing Resistor (RT/CLK Pin)

The switching frequency of the TPS55010 is adjustable over a wide range from 100 kHz to 2000 kHz by placing a maximum of $1070 \mathrm{k} \Omega$ and minimum of $42.2 \mathrm{k} \Omega$, respectively, on the RT/CLK pin. An internal amplifier holds this pin at a fixed voltage when using an external resistor to ground to set the switching frequency. The RT/CLK is typically 0.5 V . To determine the timing resistance for a given switching frequency, use Equation 6.
To reduce the solution size one would typically set the switching frequency as high as possible, but tradeoffs of the efficiency, maximum input voltage and minimum controllable on time should be considered. The minimum controllable on time is typically 130 ns .

$$
\begin{equation*}
\mathrm{R}_{\mathrm{T}}(\mathrm{k} \Omega)=\frac{156000}{f_{\mathrm{sw}}(\mathrm{kHz})^{1.0793}} \tag{6}
\end{equation*}
$$

### 8.3.9 How to Interface to RT/CLK Pin

The RT/CLK pin can be used to synchronize the regulator to an external system clock. To implement the synchronization feature connect a square wave to the RT/CLK pin through one of the circuit networks shown in Figure 19. The square wave amplitude must transition lower than 0.4 V and higher than 2.2 V on the RT/CLK pin and have a high time greater than 75 ns . The synchronization frequency range is 300 kHz to 2000 kHz . The rising edge of the PH is synchronized to the falling edge of RT/CLK pin signal.
The external synchronization circuit should be designed in such a way that the device has the default frequency set resistor connected from the RT/CLK pin to ground should the synchronization signal turn off. It is recommended to use a frequency set resistor connected as shown in Figure 19 through another resistor (e.g 50 $\Omega$ ) to ground for clock signal that are not Hi-Z or tri-state during the off state. The RT resistor value should set the switching frequency close to the external CLK frequency. It is recommended to ac couple the synchronization signal through a 10 pF ceramic capacitor to RT/CLK pin. The first time the CLK is pulled above the CLK threshold the device switches from the RT resistor frequency to PLL mode. The internal 0.5 V voltage source is removed and the CLK pin becomes high impedance as the PLL starts to lock onto the external signal. Since there is a PLL on the regulator the switching frequency can be higher or lower than the frequency set with the external resistor. The device transitions from the resistor mode to the PLL mode and then will increase or decrease the switching frequency until the PLL locks onto the external CLK frequency within 50 microseconds. When the device transitions from the PLL to resistor mode the switching frequency will slow down from the CLK frequency to 150 kHz , then reapply the 0.5 V voltage and the resistor will then set the switching frequency.

## Feature Description (continued)



Figure 19. Synchronizing to a System Clock

### 8.3.10 Overcurrent Protection

The TPS55010 implements a cycle by cycle current limit. During each switching cycle the high side switch current is compared to the voltage on the COMP pin. When the instantaneous switch current intersects the COMP voltage, the high side switch is turned off. During overcurrent conditions that pull the output voltage low, the error amplifier responds by driving the COMP pin high, increasing the switch current. The error amplifier output is clamped internally. This clamp functions as a switch current limit.

### 8.3.11 Reverse Overcurrent Protection

The TPS55010 implements low side current protection by detecting the voltage across the low side MOSFET. When the converter sinks current through its low side FET, the control circuit turns off the low side MOSFET if the reverse current is more than 4.5 A

### 8.3.12 FAULT Pin

The FAULT pin output is an open drain MOSFET. The output is pulled low when the VSENSE voltage is below $91 \%$ or rising above $108 \%$ of the nominal internal reference voltage. It is recommended to use a pull-up resistor between the values of $1 \mathrm{k} \Omega$ and $100 \mathrm{k} \Omega$ to a voltage source that is 6 V or less. The FAULT pin is in a valid state once the VIN input voltage is greater than 1.6 V . The FAULT pin is pulled low, if the input UVLO or thermal shutdown is asserted, or the EN pin is pulled low.

### 8.3.13 Thermal Shutdown

The device implements an internal thermal shutdown to protect itself if the junction temperature exceeds $171^{\circ} \mathrm{C}$. The thermal shutdown forces the device to stop switching when the junction temperature exceeds the thermal trip threshold. Once the die temperature decreases below $159^{\circ} \mathrm{C}$, the device reinitiates the power up sequence by discharging the SS pin to below 40 mV . The thermal shutdown hysteresis is $12^{\circ} \mathrm{C}$.

### 8.4 Device Functional Modes

### 8.4.1 Operation of the Fly-Buck ${ }^{\text {M }}$ Converter

Figure 20 shows a simplified schematic and the two primary operational states of the Fly-Buck converter. The power supply is a variation of a Flyback converter and consists of a half bridge power stage $\mathrm{S}_{\mathrm{HS}}$ and $\mathrm{S}_{\mathrm{LS}}$, transformer, primary side capacitor, diode and output capacitor. The output voltage is regulated indirectly by using the primary side capacitor voltage, V ${ }_{\text {PRI }}$, as feedback. The Fly-Buck is a portmanteau of flyback and buck since the transformer is connected as a flyback converter and the input to output voltage relationship is similar to a buck derived converter, assuming the converter is operating in steady state and the transformer has negligible leakage inductance.
The $C_{P R I}$ and $L_{\text {PRI }}$ are charged by the input voltage source VIN during the time the high side switch $S_{H S}$ is on. During this time, diode D1 is reversed biased and the load current is supplied by output capacitor $\mathrm{C}_{\mathrm{O}}$.

## Device Functional Modes (continued)

During the off time of $\mathrm{S}_{\mathrm{HS}}, \mathrm{S}_{\mathrm{LS}}$ conducts and the voltage on $\mathrm{C}_{\text {PRI }}$ continues to increase during a portion of the $\mathrm{S}_{\mathrm{LS}}$ conduction time. The voltage increase is due to the energy transfer from $L_{\text {PRI }}$ to $\mathrm{C}_{\text {PRII }}$. For the remaining portion of the $\mathrm{S}_{\text {LS }}$ conduction time, the $\mathrm{C}_{\text {PRI }}$ voltage decreases because of current in $L_{\text {PRI }}$ reverses; see the $I_{\text {PRI }}$ and $\mathrm{V}_{\text {PRI }}$ waveforms in Figure 21. By neglecting the diode voltage drop, conduction dead time and leakage inductance, the input to output voltage conversion ratio can be derived as shown in Equation 7 from the flux balance in $L_{\text {PRI. }}$ It can be seen in Equation 7 that the input to output relationship is the same as a buck-derived converter with transformer isolation. The dc voltage $\mathrm{V}_{\text {PRI }}$ on the primary side capacitor in Equation 8 has the same linear relationship to the input voltage as a buck converter.


Figure 20. Output Voltage Conversion Ratio

$$
\begin{align*}
& \frac{V_{\mathrm{O}}}{\mathrm{~V}_{\mathrm{IN}}}=\frac{\mathrm{N}_{\mathrm{SEC}}}{\mathrm{~N}_{\mathrm{PRI}}} \times \mathrm{D}  \tag{7}\\
& \frac{\mathrm{~V}_{\mathrm{PRI}}}{\mathrm{~V}_{\mathrm{IN}}}=\mathrm{D}
\end{align*}
$$

## Device Functional Modes (continued)



Figure 21. Simplified Voltage and Current Waveforms

## 9 Application And Implementation

### 9.1 Application Information

The following design example illustrates how to determine the components for a single output isolated power supply. TI offers an EVM (TPS55010EVM-009) with user guide (SLVU459) and excel calculator tool (SLVC363) to expedite the design process. Additionally the PMP6813 and PMP6838 reference designs show the small solution size possible with the TPS55010. The support material is available on the TPS55010 product folder at www.ti.com.

### 9.2 Typical Applications



Figure 22. 5V to 5 V Isolated Power Supply Schematic

Table 1. Reference Design for Common Applications

|  | 5 V to 5 V at 0.2 A | 3.3 V to 5 V at 0.2 A | 5 V to 3.3 V at 0.3 A | 3.3 V to 3.3 V at 0.3 A |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\text {IN }}$ | $47 \mu \mathrm{~F}$ X 5 R 6.3 V | $100 \mu \mathrm{~F}$ X R 6.3V | $47 \mu \mathrm{~F}$ X 5 R 6.3 V | $100 \mu \mathrm{~F}$ X R 6.3 V |
| Cout | $2 \times 10 \mu \mathrm{~F}$ X 5 R 10 V | $47 \mu \mathrm{~F}$ X 5 R 6.3 V | $22 \mu \mathrm{~F}$ X 5 R 6.3 V | $47 \mu \mathrm{~F}$ X 5 R 6.3 V |
| $\mathrm{C}_{\text {PRI }}$ | $47 \mu \mathrm{~F}$ X 5 R 10 V | $100 \mu \mathrm{~F}$ X 5 R 6.3 V | $100 \mu \mathrm{~F}$ X 5 R 6.3 V | $100 \mu \mathrm{~F}$ X 5 R 6.3 V |
| $\mathrm{C}_{\text {BOOT }}$ | $0.1 \mu \mathrm{~F}$ X 5 R 10 V | $0.1 \mu \mathrm{~F}$ X 5 R 10 V | $0.1 \mu \mathrm{~F}$ X5R 10V | $0.1 \mu \mathrm{~F}$ X 5 R 10 V |
| $\mathrm{C}_{\text {SS }}$ | $0.1 \mu \mathrm{~F}$ X R 10V | $0.1 \mu \mathrm{~F}$ X $\mathrm{R} \mathrm{10V}$ | $0.1 \mu \mathrm{~F}$ X $5 \mathrm{R} \mathrm{10V}$ | 0.1 F X 5 R 10V |
| $\mathrm{C}_{\text {COMP }}$ | 5.6 nF | 3.9 nF | 3.3 nF | 3.9 nF |
| $\mathrm{C}_{\mathrm{HF}}$ | 82 pF | 68 pF | 68 pF | 100 pF |
| $\mathrm{R}_{\text {COMP }}$ | $10.5 \mathrm{k} \Omega$ | $16.9 \mathrm{k} \Omega$ | $18.2 \mathrm{k} \Omega$ | $17.4 \mathrm{k} \Omega$ |
| $\mathrm{R}_{\mathrm{HS}}$ | $16.5 \mathrm{k} \Omega$ | $16.5 \mathrm{k} \Omega$ | $8.25 \mathrm{k} \Omega$ | $8.25 \mathrm{k} \Omega$ |
| $\mathrm{R}_{\text {LS }}$ | $10.0 \mathrm{k} \Omega$ | $10.0 \mathrm{k} \Omega$ | $10.0 \mathrm{k} \Omega$ | $10.0 \mathrm{k} \Omega$ |
| $\mathrm{R}_{\mathrm{T}}$ | $280 \mathrm{k} \Omega$ ( 350 kHz ) | $332 \mathrm{k} \Omega(300 \mathrm{kHz})$ | $402 \mathrm{k} \Omega(250 \mathrm{kHz})$ | $511 \mathrm{k} \Omega(200 \mathrm{kHz})$ |
| T1 (See the SLVU459 BOM) | 750311880 | 750311880 | 750311880 | 750311880 |
| D1 | B120 | B120 | B120 | B120 |

### 9.2.1 Design Guide - Step-by-Step Design Procedure

Table 2. Design Parameters

| PARAMETER | VALUE |
| :---: | :---: |
| Input Voltage | 5 V nominal (4.5 V to 5.5 V$)$ |
| Output Voltage | 5 V |
| Output Voltage Ripple | $<0.5 \%$ |
| Output Current | 200 mA |
| Start Voltage | 4.5 V |
| Stop Voltage | 4 V |

### 9.2.2 Primary Side Voltage

The output voltage is a function of the primary voltage, transformer turns ratio and the diode voltage. The primary voltage is a function of the duty cycle and input voltage, and is similar to a step down (buck) regulator as shown in Equation 9. The primary side voltage must be lower than the minimum operating input voltage by 500 mV to avoid maximum duty cycle problems and allow sufficient time for energy transfer during the low side power switch on time. Typically, a primary side voltage that is $50 \%$ of the input voltage is ideal to maximize the output power, but $20 \%$ to $80 \%$ is acceptable. Using the design constraints, the primary side voltage could be from 3.6 V to 1.1 V . A 2.2 V primary side voltage is selected, and the duty cycle is approximately $45 \%$.

$$
\begin{equation*}
D=\frac{V_{P R I}}{V_{I N}} \tag{9}
\end{equation*}
$$

### 9.2.3 Voltage Feedback

### 9.2.3.1 Turns Ratio

The transformer turns ratio is calculated using the desired output voltage, diode voltage and the primary voltage. Assuming a diode voltage of $0.5 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}$ of $5 \mathrm{~V}, \mathrm{~V}_{\text {PRI }}$ of 2.2 V yields a $\mathrm{N}_{\text {PRI }}: \mathrm{N}_{\text {SEC }}$ turns ratio of 1:2.5.


Selecting $10 \mathrm{k} \Omega$ for the $\mathrm{R}_{\mathrm{LS}}, \mathrm{R}_{\mathrm{HS}}$ is calculated to be $16.5 \mathrm{k} \Omega$ using Equation 11 . Choose $100 \mathrm{k} \Omega$ as the nearest standard value.
It may be necessary to adjust the feedback resistors to optimize the output voltage over the full load range. Usually checking and setting the output voltage to the nominal voltage at $50 \%$ load, yields the best results.

$$
\begin{equation*}
R_{H S}=R_{L S} \times\left(\frac{V_{P R I}-0.829 \mathrm{~V}}{0.829 \mathrm{~V}}\right) \tag{11}
\end{equation*}
$$

### 9.2.4 Selecting the Switching Frequency and Primary Inductance

The selection of switching frequency is usually a trade-off between efficiency and component size. However, when isolation is a requirement, switching frequency is not the key variable in determining solution size. Low switching frequency operation improves efficiency by reducing gate drive losses and MOSFET and diode switching losses. However, a lower switching frequency operation requires a larger primary inductance which will have more windings and higher dc resistance.
The optimal primary inductance should be selected between two inductance values, $\mathrm{L}_{\text {PRIIMAX) }}$ and $\mathrm{L}_{\text {PRIIMIN) }}$. The primary inductance should be less than $L_{\text {PRIIMAX })}$ for zero voltage switching to improve efficiency and greater than $L_{\text {PRIMIN })}$ to avoid the peak switch current from exceeding the high side power switch current limit. The recommended minimum and maximum inductance are calculated with Equation 12 and Equation 13. For low output power applications these design equations can suggest too large of an inductance resulting in a small magnetizing current ripple. The ripple current is part of the PWM control system, so the peak-to-peak magnetizing ripple current should be kept above 400 mA for stable and dependable operation. To keep the magnetizing ripple current above 400 mA , make sure the primary inductance value does not exceed the value
calculated in Equation 14. Once the primary inductance is selected, check against the low side current limit using the Equation 16 and the high side current limit. For this design example, the switching frequency is selected to be 350 kHz . Using Equation 6, the resistor value is $280 \mathrm{k} \Omega$. $\mathrm{L}_{\text {PRIIMAX) }}$ and $\mathrm{L}_{\text {PRI(MIN) }}$ are calculated to be $3.5 \mu \mathrm{H}$ and $1.2 \mu \mathrm{H}$ respectively assuming a current limit of 2 A . The maximum inductance using Equation 14 to ensure the magnetizing ripple current is high enough is $8.8 \mu \mathrm{H}$. Selecting a primary inductance of the $2.5 \mu \mathrm{H}$, the positive and negative peak current are calculated as 1.20 A and -1.99 A in the primary which do not exceed the current limits of the power switch. The rms currents can be calculated and used to determine the power dissipation in the device.

The magnetizing ripple current is calculated as 1.41 A using Equation 17. The highside FET and lowside FET rms currents are calculated as 0.43 A and 0.61 A , respectively using Equation 18 and Equation 19. The sum of these currents, i.e. 1.04 A is the primary side rms current for the magnetics.

$$
\begin{align*}
& \mathrm{L}_{\mathrm{PRI}(\mathrm{MAX})}=\frac{\mathrm{V}_{\mathrm{IN}} \times \mathrm{D} \times(1-\mathrm{D})}{2 \times \frac{\mathrm{N}_{\mathrm{SEC}}}{\mathrm{~N}_{\mathrm{PRI}}} \times \mathrm{I}_{\mathrm{OUT}} \times f_{\mathrm{SW}}} \\
& \mathrm{~L}_{\mathrm{PRI}(\mathrm{MIN})}=\frac{\mathrm{V}_{\mathrm{IN}} \times \mathrm{D} \times(1-\mathrm{D})}{2 \times f_{\mathrm{SW}} \times\left(\mathrm{I}_{\mathrm{HSCL}}-\mathrm{I}_{\mathrm{OUT}} \times \frac{\mathrm{N}_{\mathrm{SEC}}}{\mathrm{~N}_{\mathrm{PRI}}}\right)} \\
& \mathrm{L}_{\mathrm{PRI}(\mathrm{MAX})}=\frac{\left(\mathrm{V}_{\mathrm{IN}}-\mathrm{V}_{\mathrm{PRI}}\right) \times \mathrm{D}}{0.4 \mathrm{~A} \times f_{\mathrm{SW}}}  \tag{14}\\
& \text { ILpri_pospk } \approx \mathrm{I}_{\mathrm{OUT}} \frac{\mathrm{~N}_{\mathrm{SEC}}}{\mathrm{~N}_{\mathrm{PRI}}}+\frac{\mathrm{V}_{\mathrm{IN}} \times \mathrm{D} \times(1-\mathrm{D})}{2 \times f_{\mathrm{SW}} \times \mathrm{L}_{\mathrm{OPRI}}}  \tag{15}\\
& \text { ILpri_negpk } \approx-\mathrm{I}_{\mathrm{OUT}} \frac{\mathrm{~N}_{\mathrm{SEC}}}{\mathrm{~N}_{\mathrm{PRI}}} \times\left(\frac{1+\mathrm{D}}{1-\mathrm{D}}\right)-\frac{\mathrm{V}_{\mathrm{IN}} \times \mathrm{D} \times(1-\mathrm{D})}{2 \times f_{\text {SW }} \times \mathrm{L}_{\mathrm{OPRI}}} \tag{16}
\end{align*}
$$

$$
\begin{equation*}
\text { Im_ripple }=\frac{\mathrm{V}_{\mathrm{IN}} \times \mathrm{D} \times(1-\mathrm{D})}{f_{\mathrm{sw}} \times \mathrm{L}_{\mathrm{OPRI}}} \tag{17}
\end{equation*}
$$

$$
\begin{equation*}
\text { Ihs_rms } \approx\left(\mathrm{D} \times\left(\mathrm{I}_{\mathrm{OUT}} \frac{\mathrm{~N}_{\mathrm{SEC}}}{N_{\mathrm{PRI}}}\right)^{2}+\frac{\mathrm{D}}{12} \times \mathrm{Im}_{-} \text {ripple }^{2}\right)^{\frac{1}{2}} \tag{וn}
\end{equation*}
$$

$$
\begin{align*}
& \mathrm{Ils} \_ \text {rms } \approx\left(\frac{3 \times \mathrm{D}-1}{3 \times(1-\mathrm{D})} \times\left(\mathrm{I}_{\mathrm{OUT}} \times \frac{\mathrm{N}_{\mathrm{SEC}}}{\mathrm{~N}_{\mathrm{PRI}}}\right)^{2}+\frac{\mathrm{Im} \text { _ripple } \times \mathrm{I}_{\mathrm{OUT}} \times \mathrm{N}_{\mathrm{SEC}}}{3 \times \mathrm{N}_{\mathrm{PRI}}}+\frac{1-\mathrm{D}}{12} \times \mathrm{Im}_{\text {ripple }}\right)^{\frac{1}{2}}  \tag{19}\\
& \mathrm{ILrms} \approx \mathrm{IHS} \_r m s+\mathrm{ILS} \_\mathrm{rms}
\end{align*}
$$

### 9.2.5 Primary Side Capacitor

The $\Delta \mathrm{V}_{\text {PRI }}$ voltage should be less than $2 \%$ of $\mathrm{V}_{\text {PRI }}$. The rated RMS current of $\mathrm{C}_{\text {PRI }}$ should be greater than Equation 21. For this design example, assuming the $\Delta \mathrm{V}_{\text {PRI }}$ is 0.044 V , the primary side capacitance is $24 \mu \mathrm{~F}$ and the rms current is 1.04 A . A $47 \mu \mathrm{~F} / 6.3 \mathrm{~V} 5 \mathrm{R}$ ceramic capacitor is used.

$$
\begin{align*}
& \mathrm{I}_{\text {CPRI_rms }}=\mathrm{ILrms} \\
& \mathrm{I}_{\text {CPRI_ch }} \approx \mathrm{IL}_{\text {CPRI_pospk }} \times \sqrt{\frac{\mathrm{D}+(1-\mathrm{D}) \times \frac{\mathrm{IL}_{\mathrm{PRI} \text { - }} \text { pospk }}{\mathrm{IL}_{\text {PRI_pospk }-\mathrm{IL}_{\text {PRI- }} \text { negpk }}}}{3}}  \tag{22}\\
& \mathrm{t}_{\mathrm{CPRI}} \approx \frac{\mathrm{D}}{\mathrm{f}_{\mathrm{SW}}}+\frac{(1-\mathrm{D})}{\mathrm{f}_{\mathrm{SW}}} \times \frac{\mathrm{IL}_{\mathrm{PRI} \text { - pospk }}}{\mathrm{IL}_{\mathrm{PRI}-\mathrm{Pospk}-\mathrm{IL}_{\mathrm{PRI}-\mathrm{neg}}}}  \tag{23}\\
& \mathrm{C}_{\mathrm{PRI}}=\frac{\mathrm{I}_{\mathrm{CPRI} \text { _ch }} \times \mathrm{t}_{\mathrm{CPRI}}}{\Delta \mathrm{~V}_{\mathrm{PRI}}} \tag{24}
\end{align*}
$$

### 9.2.6 Secondary Side Diode

The diode should be selected to handle the voltage stress and rms current calculated in Equation 25 and Equation 26. Typically, a low duty cycle or high turns ratio design will have a larger voltage stress on the diode. At the maximum input voltage of 5.5 V , the Vdiode_max voltage is calculated at 13.3 V . The rms current is calculated as 0.31 A . The diode peak current is 0.71 A using Equation 27 and the power dissipated in the diode is 0.1 W . The B 120 diode is used which is rated for 20 V and 1 A .

Vdiode_max $=\left(\mathrm{V}_{\mathrm{IN}}-\mathrm{V}_{\mathrm{PRI}}\right) \times \frac{\mathrm{N}_{\mathrm{SEC}}}{\mathrm{N}_{\mathrm{PRI}}}+\mathrm{V}_{\mathrm{OUT}}$

Idiode_rms $=2 \times \mathrm{I}_{\mathrm{OUT}} \times\left(\frac{1}{3 \times(1-\mathrm{D})}\right)^{\frac{1}{2}}$

Idiode_peak $=2 \times \frac{I_{O U T}}{1-D}$

Pdiode $=V_{f d} \times I_{\text {OUT }}$

### 9.2.7 Secondary Side Capacitor

The $\Delta \mathrm{V}_{\mathrm{CO}}$ voltage should be $0.25 \%$ to $1 \%$ of $\mathrm{V}_{\mathrm{CO}}$ voltage. The converter transfers energy each switching period to the secondary, since the converter has primary side feedback, at light or no load conditions the output voltage may rise above the desired output. If the application will experience a no load condition, attention to the capacitor voltage ratings should be considered. Adding a ballast load, zener diode or linear regulator can help prevent the overvoltage at light or no load.
The output capacitance is calculated to be $10.1 \mu \mathrm{~F}$ using Equation 29 and the rms current is 0.24 A .
Two $10 \mu \mathrm{~F} / 10 \mathrm{~V}$ X5R ceramic capactors are used. The effective capacitance is lower than the $20 \mu \mathrm{~F}$, because of dc voltage bias.

$$
\begin{align*}
& \mathrm{C}_{\mathrm{O}}=\frac{\mathrm{I}_{\mathrm{OUT}} \times \mathrm{D}}{f_{\mathrm{SW}} \times \Delta \mathrm{V}_{\mathrm{CO}}}  \tag{29}\\
& \mathrm{IC}_{\mathrm{O}-\mathrm{rms}}=\sqrt{\text { Idiode } \mathrm{rms}^{2}-\mathrm{I}_{\mathrm{OUT}}{ }^{2}} \tag{30}
\end{align*}
$$

### 9.2.8 Input Capacitor

The $\Delta \mathrm{V}_{\mathrm{CIN}}$ voltage should be $0.25 \%$ to $1 \%$ of $\mathrm{V}_{\mathbb{I N}}$. The TPS55010 requires a high quality ceramic, type X5R or X7R, input decoupling capacitor of at least $2.2 \mu \mathrm{~F}$ of effective capacitance or larger coupled to VIN and GND pins and in some applications additional bulk capacitance. The effective capacitance includes any DC bias effects. The voltage rating of the input capacitor must be greater than the maximum input voltage. In applications with significant unload transients, the bulk input capacitance must be sized to include energy transfer from the primary side capacitor to the input capacitor. The capacitor must also have a ripple current rating greater than the maximum input current ripple of the TPS55010.
The input ripple current can be calculated using Equation 33. The value of a ceramic capacitor varies significantly overtemperature and the amount of DC bias applied to the capacitor. The capacitance variations due to temperature can be minimized by selecting a dielectric material that is stable over temperature. X5R and X7R ceramic dielectrics are usually selected for power regulator capacitors because they have a high capacitance to volume ratio and are fairly stable overtemperature. The output capacitor must also be selected with the DC bias taken into account. The capacitance value of a capacitor decreases as the DC bias across a capacitor increases.
The input capacitor should be larger than the values calculated in Equation 31 and Equation 32. For this design, the calculated minium input capacitance is $12.6 \mu \mathrm{~F}$ using Equation 31 and the rms current is 0.46 A . A $47 \mu \mathrm{~F} / 10 \mathrm{~V}$ X5R ceramic capacitor is used on the input. A $0.1 \mu \mathrm{~F}$ ceramic capacitor is placed as close to the VIN and GND pins as possible for a good bias supply.

$$
\begin{gather*}
\mathrm{C}_{\mathrm{IN}(\mathrm{MIN})}=\frac{\mathrm{I}_{\mathrm{OUT}} \frac{\mathrm{~N}_{\mathrm{SEC}}}{\mathrm{~N}_{\mathrm{PRI}}} \times \mathrm{D}}{f_{\mathrm{SW}} \times \Delta \mathrm{V}_{\mathrm{CIN}}}  \tag{31}\\
\mathrm{C}_{\mathrm{IN}(\mathrm{MIN})}=\frac{\mathrm{Im} \_ \text {ripple } \times \mathrm{L}_{\mathrm{O}(\mathrm{PRI})}}{8 \times\left(\mathrm{V}_{\mathrm{IN}} \times \mathrm{V}_{\mathrm{PRI}}\right) \times \Delta \mathrm{V}_{\mathrm{CINI}}}  \tag{32}\\
\text { ICin_rms }=\text { ILpri_pospk } \times \sqrt{\frac{\mathrm{D}}{3}} \tag{33}
\end{gather*}
$$

### 9.2.9 Y - Capacitor

The Y-capacitor should be used between the primary and secondary to attenuate common mode (CM) noise in noise sensitive applications. When connecting the primary and secondary grounds with a large loop area, the primary side switching noise can be injected via the interwinding capacitance of the isolation transformer, creating common mode noise in the secondary. A Y-capacitor can be used to provide a local return path for these currents with a small capacitor connected between the secondary ground and the primary ground. The voltage rating of the Y -capacitor should be equivalent to the transformer insulation voltage. If the converter is used for safety isolation there is an upper limit on the amount of capacitance. The inter-winding capacitances of the transformer and maximum leakage current (e.g. UL60950 Class I equipment leakage current <3.5 mA) allowed by the safety standard will set the maximum value. It is not recommended to use the Y -capacitor in applications which experience large voltage transients such as a floating gate drive supply in a power inverter.

### 9.2.10 Slow Start Capacitor

To minimize overshoot during power up or recovery from an overload condition a slow start capacitor is used. A $35-\mathrm{ms}$ slow start is desired and using Equation 5 a $0.1 \mu \mathrm{~F}$ capacitor is calculated.

### 9.2.11 Bootstrap Capacitor Selection

A $0.1 \mu \mathrm{~F}$ ceramic capacitor must be connected between the BOOT pin and PH pin for proper operation. It is recommended to use a ceramic capacitor with X5R or better grade dielectric. The capacitor should have 10 V or higher voltage rating.

### 9.2.12 UVLO Resistors

Using the start and stop voltages of 4.5 V and 4 V , respectively, the UVLO resistors $71.5 \mathrm{k} \Omega$ and $26.7 \mathrm{k} \Omega$ are calculated using Equation 3 and Equation 4.

### 9.2.13 Compensation

There are several methods used to compensate DC/DC regulators. The method presented here uses the model of the PWM modulator in the SLVC363 excel tool to choose the compensation components. For most optimized loop compensation, the gain and phase of the PWM modulator can be measured with a network measurement tool.
Compensation of a Fly-Buck converter should be done at no load when the loop response is similar to that of a buck converter. With a $47 \mu \mathrm{~F}$ primary capacitor Type 2 compensation is recommended providing a phase boost typically of 165 degrees. For 60 degrees of phase margin, the modulator phase must then be above -105 degrees. The target loop bandwidth is then the frequency when the modulator phase is -105 degrees. Figure 23 shows the modeled modulator frequency response. When modeling the frequency response of the modulator, make sure to include the derating of the ceramic capacitor due to DC bias. In this example the $47 \mu \mathrm{~F}$ capacitor was derated to $36 \mu \mathrm{~F}$. From this, the target frequency is 29 kHz where the gain is 0.75 dB . With the modulator gain, the value of $R_{C}$ is chosen to set the gain of the compensated error amplifier at the reciprocal of the modulator gain with Equation 34. $\mathrm{C}_{\mathrm{C}}$ is then chosen to place a zero at $1 / 10$ the target bandwidth with Equation 35. $\mathrm{C}_{H F}$ from the COMP pin to ground attenuates high frequency noise. This is selected to add a pole at half the switching frequency with Equation 36. In this example, the final standard values for the compensation are $\mathrm{R}_{\mathrm{C}}=10.5 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{C}}=5600 \mathrm{pF}$ and $\mathrm{C}_{\mathrm{HF}}=82 \mathrm{pF}$.


Figure 23. Modeled Modulator Small Signal Response

$$
\begin{align*}
& \mathrm{R}_{\mathrm{C}}=\frac{1}{\operatorname{gmea} \times \frac{\mathrm{R}_{\mathrm{LS}}}{\left(\mathrm{R}_{\mathrm{HS}}+\mathrm{R}_{\mathrm{LS}}\right)} \times 10^{\frac{\text { Gmod }_{\text {bw }}}{20}}}  \tag{34}\\
& \mathrm{C}_{\mathrm{C}}=\frac{1}{2 \pi \times \mathrm{R}_{\mathrm{C}} \times \frac{f \mathrm{sw}}{10}}  \tag{35}\\
& \mathrm{C}_{\mathrm{HF}}=\frac{1}{2 \pi \times \mathrm{R}_{\mathrm{C}} \times \frac{f \mathrm{sW}}{2}} \tag{36}
\end{align*}
$$

### 9.2.14 Design Tips

In applications operating near the maximum input voltage (for example 5 V and higher) and at high risk for overload conditions on the output, a bulk ceramic input capacitor with low ESR may be necessary to keep the input voltage stable. If the low-side MOSFET turns off while sinking current nnergy is transferred back to the input and the additional capacitance is used to absorb this energy. During over load conditions the peak current transferred to the input can be as high as the low-side MOSFET sinking current limit.
If there is a large ripple on VIN, there is not only risk of exceeding the absolute maximum voltage on the VIN pin, but also on the PH pin. When the low-side MOSFET turns off while sinking current the body diode of the internal high-side MOSFET will conduct for a short dead time period before the high-side MOSFET turns on. While the body diode conducts, the PH pin voltage is equal to $\mathrm{V}_{\mathbb{I}}+$ Vbody. Vbody is 0.8 V typical but can be as high as 1.2 V maximum. The $0.1 \mu \mathrm{~F}$ bypass input capacitor should placed as close as is practically possible to the VIN and GND pins to help minimize high frequency voltage overshoot at the PH pin. Additionally a snubber capacitor located as close as possible to the PH pins and the GND pins with a value of 1000 pF limits the slew rate of the PH node to reduce the voltage stress at the PH pin. To further reduce the voltage stress on the internal low-side MOSFET, an external schottky diode with a low voltage drop can be added from the PH pin to the VIN pin. This bypasses the body diode of the internal high-side MOSFET. Figure 24 shows the added components.


Figure 24. Other External Components

### 9.2.15 How to Specify a Fly-Buck Transformer

There are two catalog transformers available for the TPS55010. See Table 3
Table 3. Transformers

| Part Number | Specifications | Vendor |
| :---: | :---: | :---: |
| 750311880 | $2.5 \mu \mathrm{H}, 1: 2.5$ Turns Ratio, Basic Insulation, 2500 Vrms | See the SLVU459 BOM |
| 750311780 | $2.0 \mu \mathrm{H}, 1: 8: 8$ Turns Ratio, Basic Insulation, 2000 Vrms | See the SLVU494 BOM |

If a catalog or standard off the shelf transformer is not available, use this section to determine the transformer specifications to supply a vendor. Selecting the magnetizing inductance is similar to the conventional flyback converter operating in continuous conduction mode. One distinction is the voltage across the transformer during the on time is different. The voltage is the difference in the input voltage and voltage across the primary capacitor. For a conventional flyback, only the input voltage is across the primary. Another distinction is the peak current in the primary is the negative current peak.

Table 4. Transformer Design Form



Figure 25. Topology

### 9.2.16 Application Curves



Figure 26. Efficiency vs Output Current


Figure 28. Output Voltage vs Input Voltage


Figure 30. Power Up with Enable Pin


Figure 27. Output Voltage vs Output Current


Figure 29. Power Up with Input Voltage


Figure 31. Power Down with Input Voltage

TPS55010
www.ti.com.cn


Figure 32. Power Down with Enable Pin


Figure 34. Synchronize to External Clock


Figure 36. Load Step Response


Figure 33. Inrush Current During Power Up


Figure 35. Load Step Response


Figure 37. Line Step Response



Figure 39. Steady State Waveforms

Figure 38. Line Step Response


Figure 40. Frequency Response

### 9.3 Typical Application, Dual Output



Figure 41. 5 V to 15 V and -15 V Isolated Power Supply
Table 5. Reference Design for Dual Output Application

|  | 5 V to +15 V and -15 V at 0.04 A each |
| :---: | :---: |
| $\mathrm{C}_{\text {IN }}$ | $47 \mu \mathrm{~F}$ X 5 R 6.3 V |
| $\mathrm{CoPOS}^{\text {, }}$ Coneg | $10 \mu \mathrm{~F}$ X 5 R 25 V |
| $\mathrm{C}_{\text {PRI }}$ | $47 \mu \mathrm{~F}$ X5R 10V |
| $\mathrm{C}_{\text {воот }}$ | $0.1 \mu \mathrm{~F}$ XR 10V |
| $\mathrm{C}_{\text {SS }}$ | $0.1 \mu \mathrm{~F}$ XR 10V |
| $\mathrm{C}_{\mathrm{C}}$ | 3.9 nF |
| $\mathrm{C}_{\mathrm{HF}}$ | 68 pF |
| $\mathrm{R}_{\mathrm{C}}$ | $11.0 \mathrm{k} \Omega$ |
| $\mathrm{R}_{\mathrm{HS}}$ | $13.7 \mathrm{k} \Omega$ |
| $\mathrm{R}_{\text {LS }}$ | $10.0 \mathrm{k} \Omega$ |
| $\mathrm{R}_{\mathrm{T}}$ | $243 \mathrm{k} \Omega$ |
| T1 | 750311780 (See the SLVU494 BOM) |
| $\mathrm{D}_{\text {POS }}, \mathrm{D}_{\text {NEG }}$ | B1100 |

### 9.3.1 Design Guide Requirements

Table 6. Design Parameters

| PARAMETER | VALUE |
| :---: | :---: |
| Input Voltage | 5 V nominal $(4.5 \mathrm{~V}$ to 5.5 V$)$ |
| Positive Output Voltage, $\mathrm{V}_{\mathrm{O}(\mathrm{POS})}$ | +15 V |
| Negative Output Voltage, $\mathrm{V}_{\mathrm{O}(\mathrm{NEG})}$ | -15 V |
| Output Voltage Ripple | $<0.5 \%$ |
| Output Current $\mathrm{l}_{\mathrm{O}(\mathrm{POS}), \mathrm{l}_{(\mathrm{NEG})}}$ | 40 mA |
| Start Voltage | 4.5 V |
| Stop Voltage | 4 V |

### 9.3.2 Detailed Design Procedures

### 9.3.2.1 Primary Side Voltage for Dual Output

Similar to the single output design, the dual output voltages are a function of the primary voltage, transformer turns ratio and the diode voltages. Using the same design constraints as the single, the primary side voltage could be from 3.6 V to 1.1 V . A 1.93 V primary side voltage is selected, and the duty cycle is approximately $38.5 \%$.

$$
\begin{equation*}
\mathrm{D}=\frac{\mathrm{V}_{\mathrm{PRI}}}{\mathrm{~V}_{\mathrm{IN}}} \tag{37}
\end{equation*}
$$

### 9.3.2.2 Turns Ratio

The transformer turns ratio is calculated using the desired output voltages, diode voltages and the primary voltage. Assuming diode voltages of $0.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{O}}$ pos of 15 V , $\mathrm{V}_{\mathrm{O}}$ neg of -15 V and a $\mathrm{V}_{\text {PRI }}$ of 1.93 V yields a $\mathrm{N}_{\text {PRI }} \mathrm{x}$ $N_{\text {SEC } 1} \times N_{\text {SEC2 }}$ turns ratio of $1: 8: 8$. Since the TPS55010 is flexible on the adjusting the primary side, a couple iterations of selecting turns ratio may help find a solution that is good for multiple applications with the same transformer.


### 9.3.2.3 Voltage Feedback

Selecting $10 \mathrm{k} \Omega$ for the $\mathrm{R}_{\mathrm{LS}}, \mathrm{R}_{\mathrm{HS}}$ is calculated to be $13.28 \mathrm{k} \Omega$ using Equation 39. Choose $13.7 \mathrm{k} \Omega$ as the nearest standard value.

$$
\begin{equation*}
R_{H S}=R_{L S} \times\left(\frac{\mathrm{V}_{\mathrm{PRI}}-0.829 \mathrm{~V}}{0.829 \mathrm{~V}}\right) \tag{39}
\end{equation*}
$$

### 9.3.2.4 Selecting the Switching Frequency and Primary Inductance

For this design example, the switching frequency is selected to be 400 kHz . Using Equation 6, the timing resistor value is $243 \mathrm{k} \Omega$. Lomax and $\mathrm{L}_{0}$ min are calculated to be $2.31 \mu \mathrm{H}$ and $1.09 \mu \mathrm{H}$ respectively assuming a current limit of 2 A. Also check that the inductance doesn't exceed the value calculated by Equation 14 to ensure there is enough current ripple for the PWM control system. Selecting a primary inductance of the $2 \mu \mathrm{H}$, the positive and negative peak current are calculated as 1.38 A and -2.19 A in the primary which do not exceed the current limits of the power switch. The rms currents can be calculated and used to determine the power dissipation in the device. The magnetizing ripple current is calculated as 1.48 A using Equation 45.
The highside FET and lowside FET rms currents are calculated as 0.478 A and 0.681 A , respectively using Equation 46 and Equation 47. The sum of these currents, i.e. 1.16 A is the primary side rms current for the magnetics.

$$
\begin{align*}
& \mathrm{I}_{\mathrm{OPN}}=\left(\mathrm{I}_{\mathrm{OPOS}} \frac{\mathrm{~N}_{\mathrm{SEC} 1}}{\mathrm{~N}_{\mathrm{PRI}}}+\mathrm{I}_{\mathrm{ONEG}} \frac{\mathrm{~N}_{\mathrm{SEC} 2}}{\mathrm{~N}_{\mathrm{PRI}}}\right)  \tag{40}\\
& \mathrm{L}_{\mathrm{OMAX}}=\frac{\mathrm{V}_{\mathrm{IN}} \times \mathrm{D} \times(1-\mathrm{D})}{2 \times \mathrm{I}_{\mathrm{OPN}} \times f_{\mathrm{SW}}}  \tag{41}\\
& \mathrm{~L}_{\mathrm{OMIN}}=\frac{\mathrm{V}_{\mathrm{IN}} \times \mathrm{D} \times(1-\mathrm{D})}{2 \times f_{\mathrm{SW}} \times\left(\mathrm{I}_{\mathrm{HSCL}}-\mathrm{I}_{\mathrm{OPN}}\right)}  \tag{42}\\
& \text { ILpri_pospk} \approx \mathrm{I}_{\mathrm{OPN}}+\frac{\mathrm{V}_{\mathrm{IN}} \times \mathrm{D} \times(1-\mathrm{D})}{2 \times f_{\mathrm{SW}} \times \mathrm{L}_{\mathrm{OPRI}}}  \tag{43}\\
& \text { ILpri_negpk } \approx-\mathrm{I}_{\mathrm{OPN}} \times\left(\frac{1+\mathrm{D}}{1-\mathrm{D}}\right)-\frac{\mathrm{V}_{\mathrm{IN}} \times \mathrm{D} \times(1-\mathrm{D})}{2 \times f_{\mathrm{SW}} \times \mathrm{L}_{\mathrm{OPRI}}}  \tag{44}\\
& \text { Im_ripple }=\frac{\mathrm{V}_{\mathrm{IN}} \times \mathrm{D} \times(1-\mathrm{D})}{f_{\mathrm{SW}} \times \mathrm{L}_{\mathrm{OPRI}}}
\end{align*}
$$

$$
\begin{equation*}
\mathrm{IHS} \_\mathrm{rms} \approx\left(\mathrm{D} \times \mathrm{I}_{\mathrm{OPN}}{ }^{2}+\frac{\mathrm{D}}{12} \times \mathrm{Im}_{-} \mathrm{ripple}^{2}\right)^{\frac{1}{2}} \tag{46}
\end{equation*}
$$

$$
\begin{equation*}
\mathrm{ILS} \_\mathrm{rms} \approx\left(\frac{3 \times \mathrm{D}-1}{3 \times(1-\mathrm{D})} \times \mathrm{I}_{\mathrm{OPN}}{ }^{2}+\frac{\mathrm{Im} \text { _ripple }}{3} \times \mathrm{I}_{\mathrm{OPN}}+\frac{1-\mathrm{D}}{12} \times \mathrm{Im}_{-} \text {ripple }^{2}\right)^{\frac{1}{2}} \tag{47}
\end{equation*}
$$

### 9.3.2.4.1 Primary Side Capacitor

The $\Delta \mathrm{V}_{\text {PRI }}$ voltage should be less than $2 \%$ of $\mathrm{V}_{\text {PRI }}$. The rated RMS current of $\mathrm{C}_{\text {PRI }}$ should be greater than Equation 48. For this design example, the charging current and time need to be calculated using Equation 49 and Equation 50 . The $\mathrm{I}_{\text {CPRI ch }}$ is 0.63 A and the $\mathrm{t}_{\text {CPRI }}$ is $1.56 \mu \mathrm{~s}$. Assuming the $\Delta \mathrm{V}_{\text {PRI }}$ is 0.193 V , the primary side capacitance is $25.4 \mu \mathrm{~F}$ using Equation 48. The rms current is 1.16 A from Equation 48. A $47 \mu \mathrm{~F} / 6.3 \mathrm{~V} \mathrm{X} 5 \mathrm{R}$ ceramic capacitor is used.

$$
\begin{equation*}
\text { ICPRI_rms } \approx \text { ILS_rms + IHS_rms } \tag{48}
\end{equation*}
$$



$$
\begin{align*}
& \mathrm{t}_{\mathrm{CPRI}} \approx \frac{\mathrm{D}}{\mathrm{f}_{\mathrm{SW}}}+\frac{(1-\mathrm{D})}{\mathrm{f}_{\mathrm{SW}}} \times \frac{\text { ILpri_pospk }}{\text { ILpri_pospk-ILpri_negpk }}  \tag{50}\\
& \mathrm{C}_{\mathrm{PRI}}=\frac{\left(\mathrm{I}_{\mathrm{CPRI}}{ }^{c h} \times \mathrm{t}_{\mathrm{CPRI}}\right)}{\Delta \mathrm{V}_{\mathrm{PRI}}} \tag{51}
\end{align*}
$$

### 9.3.2.4.2 Secondary Side Diode

The diodes should be selected to handle the voltage stresses and rms currents calculated in Equation 52 and Equation 54. Typically, a low duty cycle or high turns ratio design will have a larger voltage stress on the diode
At the maximum input voltage of 5.5 V , the $\mathrm{V}_{\text {diode_max }}$ voltage is calculated at 43.56 V . The rms current is calculated as 0.059 A . The diode peak current is 0.130 A using Equation 53 and the power dissipated in the diode is 0.02 W . The B 1100 diode will be used which is rated for 100 V and 1 A .

$$
\begin{align*}
& V_{\text {diode_max }}=\left(\mathrm{V}_{\mathrm{IN} \_ \text {max }}-\mathrm{V}_{\mathrm{PRI}}\right) \times \frac{\mathrm{N}_{\mathrm{SEC} 1}}{N_{\mathrm{PRI}}}+\mathrm{V}_{\mathrm{OPOS}}=\left(\mathrm{V}_{\mathrm{IN} \_ \text {max }}-\mathrm{V}_{\mathrm{PRI}}\right) \times \frac{\mathrm{N}_{\mathrm{SEC} 2}}{N_{\mathrm{PRI}}}+\mathrm{V}_{\mathrm{ONEG}} \\
& \mathrm{I}_{\text {diode_peak }}=2 \times \frac{\mathrm{I}_{\mathrm{OPOS}}}{1-\mathrm{D}}=2 \times \frac{\mathrm{I}_{\mathrm{ONEG}}}{1-\mathrm{D}} \\
& \mathrm{I}_{\text {diode_rms }}=2 \times \mathrm{I}_{\mathrm{OPOS}} \times\left(\frac{1}{3 \times(1-\mathrm{D})}\right)^{\frac{1}{2}}=2 \times \mathrm{I}_{\mathrm{ONEG}} \times\left(\frac{1}{3 \times(1-\mathrm{D})}\right)^{\frac{1}{2}}  \tag{54}\\
& P_{\text {diode }}=V_{\mathrm{FD}} \times \mathrm{I}_{\mathrm{OPOS}}=V_{\mathrm{FD}} \times \mathrm{I}_{\mathrm{ONEG}} \tag{55}
\end{align*}
$$

### 9.3.2.4.3 Secondary Side Capacitor

The $\Delta \mathrm{V}_{\text {COPOS }}$ and $\Delta \mathrm{V}_{\text {CONEG }}$ voltage should be $0.25 \%$ to $1 \%$ of the respective nominal voltage. The converter transfers energy each switching period to the secondary, since the converter has primary side feedback, at light or no load conditions the output voltage may rise above the desired output. If the application will experience a no load condition, attention to the capacitor voltage ratings should be considered. Adding a ballast load, zener diode or linear regulator can help prevent the overvoltage at light or no load.
The output capacitance is calculated to be $0.51 \mu \mathrm{~F}$ assuming a $\Delta \mathrm{V}_{\text {copos }}$ of 75 mV using Equation 56 and the rms current is 0.043 A from Equation 57. $10 \mu \mathrm{~F} / 25 \mathrm{~V}$ capacitors are used for $\mathrm{V}_{\text {Opos }}$ and $\mathrm{V}_{\text {ONEG }}$ output.

$$
\begin{align*}
& \mathrm{C}_{\mathrm{O}}=\frac{\mathrm{I}_{\mathrm{OPOS}} \times \mathrm{D}}{\mathrm{f}_{\mathrm{SW}} \times \Delta \mathrm{V}_{\mathrm{COPOS}}}=\frac{\mathrm{I}_{\mathrm{ONEG}} \times \mathrm{D}}{\mathrm{f}_{\mathrm{SW}} \times \Delta \mathrm{V}_{\mathrm{CONEG}}}  \tag{56}\\
& \mathrm{I}_{\mathrm{CO} \text { _rms }}=\sqrt{\mathrm{I}_{\text {diode_rms }}{ }^{2}-\mathrm{I}_{\mathrm{OPOS}^{2}}} \tag{57}
\end{align*}
$$

### 9.3.2.4.4 Input Capacitor

The $\Delta \mathrm{V}_{\mathrm{CIN}}$ voltage should be $0.25 \%$ to $1 \%$ of $\mathrm{V}_{\mathrm{IN}}$. The TPS55010 requires a high quality ceramic, type X5R or X7R, input decoupling capacitor of at least $2.2 \mu \mathrm{~F}$ of effective capacitance or larger coupled to VIN and GND pins and in some applications additional bulk capacitance. The effective capacitance includes any DC bias effects. The voltage rating of the input capacitor must be greater than the maximum input voltage. The input ripple current can be calculated using Equation 59, select a capacitor with a larger ripple current rating.
In applications with significant unload transients, the bulk input capacitance must be sized to include energy transfer from the primary side capacitor to the input capacitor. The input capacitor should be larger than the values calculated in Equation 58 and Equation 32. For this design, the input capacitance is calculated $12.4 \mu \mathrm{~F}$ using Equation 58 and the rms current is 0.495 A . A $47 \mu \mathrm{~F} / 10 \mathrm{~V}$ X5R ceramic capacitor is used on the input. A $0.1 \mu \mathrm{~F}$ ceramic capacitor is placed as close to the VIN and GND pins as possible for a good bias supply.

$$
\begin{align*}
& \mathrm{C}_{\mathrm{IN}}=\frac{\mathrm{I}_{\mathrm{OPN}} \times \mathrm{D}}{f_{\mathrm{SW}} \times \Delta \mathrm{V}_{\mathrm{CIN}}}  \tag{58}\\
& \mathrm{I}_{\mathrm{CIN} \text { _rms }}=\text { ILpri_pospk } \times \sqrt{\frac{\mathrm{D}}{3}} \tag{59}
\end{align*}
$$

### 9.3.2.5 Compensation

Compensation of the dual output design is the same as the single output presented in Compensation. Using the Model of the PWM modulator in the SLVC363 excel tool the target frequency is 34 kHz and the modulator gain at this frequency is -1.04 dB . Using Equation 34 to Equation 36 the final nearest standard values for the compensation are $\mathrm{R}_{\mathrm{C}}=11 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{C}}=3900 \mathrm{pF}$ and $\mathrm{C}_{\mathrm{HF}}=68 \mathrm{pF}$.

### 9.3.2.6 Application Curves



Figure 42. Efficiency vs Output Current

$\mathrm{L}_{\text {OPOS }}=\mathrm{L}_{\text {ONEG }}=20 \mathrm{~mA}$
Figure 44. Output Voltage vs Input Voltage


Figure 46. Power Up with Enable Pin

$\mathrm{V}_{\mathrm{IN}}=5 \mathrm{~V} \quad$ Lopos $=$ Loneg
Figure 43. Output Voltage vs Output Current


Figure 45. Power Up with Input Voltage


Figure 47. Power Down with Input Voltage


Figure 48. Power Down with Enable Pin


Figure 50. Load Step Response


Figure 52. Line Step Response


Figure 49. Load Step Response


Figure 51. Line Step Response


Figure 53. Steady State Waveforms


Figure 54. Loop Response

## 10 Power Supply Recommendations

The devices are designed to operate from an input voltage supply range between 2.95 V and 6 V . This input supply must be well regulated. If the input supply is located more than a few inches from the TPS55010 IC additional bulk capacitance may be required in addition to the ceramic bypass capacitors. An electrolytic capacitor with a value of $47 \mu \mathrm{~F}$ is a typical choice.

## 11 Layout

### 11.1 Layout Guidelines

Layout is a critical portion of good power supply design. There are several signal paths that conduct fast changing currents or voltages that can interact with stray inductance or parasitic capacitance to generate noise or degrade the power supplies performance. Care should be taken to minimize the loop area formed by the bypass capacitor connections and the VIN pins. See Figure 55 for a PCB layout example. The GND pins should be tied directly to the thermal pad under the IC. The power pad should be connected to any internal PCB ground planes using multiple vias directly under the IC. Additional vias can be used to connect the top side ground area to the internal planes near the input and output capacitors.

- Locate the input bypass capacitor as close to the IC as possible.
- The PH pin should be routed to the primary side of the transformer.
- Since the PH connection is the switching node, the transformer should be located close to the PH pins, and the area of the PCB conductor minimized to prevent excessive capacitive coupling.
- The boot capacitor must also be located close to the device.
- The sensitive analog ground connections for the feedback voltage divider, compensation component, slow start capacitor and frequency set resistor should be connected to a separate analog ground trace as shown.
- The RT/CLK pin is particularly sensitive to noise so the $R_{T}$ resistor should be located as close as possible to the IC and routed with minimal lengths of trace. Avoid connecting y capacitor on nodes which experience high dv/dt.


### 11.2 Layout Example



Figure 55. PCB Layout Example

## 12 器件和文档支持

## 12.1 器件支持

## 12．1．1 Third－Party Products Disclaimer

TI＇S PUBLICATION OF INFORMATION REGARDING THIRD－PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY，REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES，EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE．

## 12.2 商标

Fly－Buck is a trademark of Texas Instruments．
All other trademarks are the property of their respective owners．
12.3 静电放电警告
－这些装置包含有限的内置 ESD 保护。存储或装卸时，应将导线一起截短或将装置放置于导电泡棉中，以防止 MOS 门极遭受静电损伤。

## 12．4 Glossary

SLYZ022－TI Glossary．
This glossary lists and explains terms，acronyms，and definitions．
13 机械封装和可订购信息
以下页中包括机械封装和可订购信息。这些信息是针对指定器件可提供的最新数据。这些数据会在无通知且不对本文档进行修订的情况下发生改变。欲获得该数据表的浏览器版本，请查阅左侧的导航栏。

## PACKAGING INFORMATION

| Orderable Device | Status <br> (1) | Package Type | Package Drawing | Pins | Package Qty | Eco Plan <br> (2) | Lead finish/ Ball material (6) | MSL Peak Temp <br> (3) | Op Temp ( ${ }^{\circ} \mathrm{C}$ ) | Device Marking <br> (4/5) | Samples |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| TPS55010RTER | ACTIVE | WQFN | RTE | 16 | 3000 | RoHS \& Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 150 | 55010 | Samples |
| TPS55010RTET | ACtive | WQFN | RTE | 16 | 250 | RoHS \& Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 150 | 55010 | Samples |

${ }^{(1)}$ The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
${ }^{(2)}$ RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed $0.1 \%$ by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as " Pb -Free".
RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.
Green: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the $<=1000 \mathrm{ppm}$ threshold requirement.
${ }^{(3)}$ MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
${ }^{(4)}$ There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
${ }^{(5)}$ Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a " $\sim$ " will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
${ }^{(6)}$ Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer:The information provided on this page represents Tl's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

TAPE AND REEL INFORMATION


TAPE DIMENSIONS


| A0 | Dimension designed to accommodate the component width |
| :---: | :--- |
| B0 | Dimension designed to accommodate the component length |
| K0 | Dimension designed to accommodate the component thickness |
| W | Overall width of the carrier tape |
| P1 | Pitch between successive cavity centers |

Reel Width (W1)
QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE

*All dimensions are nominal

| Device | Package <br> Type | Package <br> Drawing | Pins | SPQ | Reel <br> Diameter <br> $(\mathbf{m m})$ | Reel <br> Width <br> $\mathbf{W 1}(\mathbf{m m})$ | A0 <br> $(\mathbf{m m})$ | B0 <br> $(\mathbf{m m})$ | K0 <br> $(\mathbf{m m})$ | P1 <br> $(\mathbf{m m})$ | W <br> $(\mathbf{m m})$ | Pin1 <br> Quadrant |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| TPS55010RTER | WQFN | RTE | 16 | 3000 | 330.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 |
| TPS55010RTET | WQFN | RTE | 16 | 250 | 180.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 |


*All dimensions are nominal

| Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| TPS55010RTER | WQFN | RTE | 16 | 3000 | 367.0 | 367.0 | 35.0 |
| TPS55010RTET | WQFN | RTE | 16 | 250 | 210.0 | 185.0 | 35.0 |

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.


## 重要声明和免责声明

TI＂按原样＂提供技术和可靠性数据（包括数据表），设计资源（包括参考设计），应用或其他设计建议，网络工具，安全信息和其他资源不保证没有瑕疵且不做出任何明示或暗示的担保，包括但不限于对适销性，某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任：（1）针对您的应用选择合适的 TI 产品，（2）设计，验证并测试您的应用，（3）确保您的应用满足相应标准以及任何其他功能安全，信息安全，监管或其他要求。
这些资源如有变更，恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔，损害，成本，损失和债务，TI 对此概不负责。
TI 提供的产品受 TI 的销售条款或 ti．com 上其他适用条款／TI产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。
TI 反对并拒绝您可能提出的任何其他或不同的条款。
邮寄地址 ：Texas Instruments，Post Office Box 655303，Dallas，Texas 75265
Copyright © 2023，德州仪器（TI）公司

