#### features

- Regulated 3.3-V Output Voltage From a 1.8-V to 3.6-V Input Voltage Range
- UltraLow Operating Current in Snooze Mode, Typical 2 μA
- Less Than 5-mV<sub>(PP)</sub> Output Voltage Ripple Achieved With Push-Pull Topology
- Integrated Low-Battery and Power-Good Detector
- Switching Frequency Can Be Synchronized to External Clock Signal
- Extends Battery Usage With up to 90%
   Efficiency and 35-μA Quiescent Current
- Easy-To-Design, Low Cost, Low EMI Power Supply Since No Inductors Are Used
- Compact Converter Solution in UltraSmall 10-Pin MSOP With Only Four External Capacitors Required

Evaluation Module Available (TPS60210EVM-167)

#### applications

- Replaces DC/DC Converters With Inductors in Battery-Powered Applications Like:
  - Two Battery Cells to 3.3-V Conversion
  - MSP430 Ultralow-Power Microcontroller and Other Battery Powered Microprocessor Systems
  - Glucose Meters and Other Medical Instruments
  - MP3 Portable Audio Players
  - Backup-Battery Boost Converters
  - Cordless Phones, PDAs

#### description

The TPS6021x step-up, regulated charge pumps generate a  $3.3\text{-V}\pm4\%$  output voltage from a 1.8-V to 3.6-V input voltage. These devices are typically powered by two alkaline, NiCd, or NiMH battery cells or by one primary lithium MnO2 (or similar) coin cell and operate down to a minimum supply voltage of 1.6 V. Continuous output current is a minimum of 100 mA for the TPS60210 and TPS60211, and 50 mA for the TPS60212 and TPS60213, all from a 2-V input.



Figure 1. Typical Application Circuit With Low-Battery Warning





Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

TEXAS INSTRUMENTS

# TPS60210, TPS60211, TPS60212, TPS60213 REGULATED 3.3 V, LOW-RIPPLE CHARGE PUMP WITH ULTRALOW OPERATING CURRENT

SLVS296 - JUNE 2000

#### description (continued)

Three operating modes can be programmed using the  $\overline{\text{SNOOZE}}$  pin. When  $\overline{\text{SNOOZE}}$  is low, the device is put into snooze mode. In snooze mode, the device operates with a typical quiescent current of 2  $\mu$ A while the output voltage is maintained at 3.3 V  $\pm$ 6%. This is lower than the self-discharge current of most batteries. Load current in snooze mode is limited to 2 mA. When  $\overline{\text{SNOOZE}}$  is high, the device is put into normal operating mode. During normal operating mode, the device operates in the newly developed linskip mode where it switches seamlessly from the power saving pulse-skip mode at light loads to the low-noise constant-frequency linear-regulation mode once the output current exceeds the linskip current threshold of about 7 mA. In this mode, the device operates from the internal oscillator. The device is synchronized to an external clock signal if  $\overline{\text{SNOOZE}}$  is clocked; thus switching harmonics can be controlled and minimized.

Only four external capacitors are needed to build a complete low-ripple dc/dc converter. The push-pull operating mode of two single-ended charge pumps assures the low output voltage ripple as charge is continuously transferred to the output. All the devices can start with full load current. The devices include a low-battery detector that issues a warning if the battery voltage drops below a user-defined threshold voltage or a power-good detector that goes active when the output voltage reaches about 90% of its nominal value. This dc/dc converter requires no inductors; therefore, EMI of the system is reduced to a minimum, making it easier to use in designs. It is available in the small 10-pin MSOP package (DGS).

#### **DGS PACKAGES**



#### **AVAILABLE OPTIONS**

| тд            | PART NUMBER† | MARKING<br>DGS<br>PACKAGE | OUTPUT<br>CURRENT<br>(mA) | OUTPUT<br>VOLTAGE<br>(V) | DEVICE FEATURES      |
|---------------|--------------|---------------------------|---------------------------|--------------------------|----------------------|
| -40°C to 85°C | TPS60210DGS  | AFD                       | 100                       | 3.3                      | Low-battery detector |
|               | TPS60211DGS  | AFE                       | 100                       | 3.3                      | Power-good detector  |
|               | TPS60212DGS  | AFF                       | 50                        | 3.3                      | Low-battery detector |
|               | TPS60213DGS  | AFG                       | 50                        | 3.3                      | Power-good detector  |

<sup>&</sup>lt;sup>†</sup> The DGS package is available taped and reeled. Add R suffix to device type (e.g., TPS60210DGSR) to order quantities of 3000 devices per reel.



### functional block diagrams

#### TPS60210 and TPS60212 with low-battery detector



#### TPS60211 and TPS60213 with power-good detector



# TPS60210, TPS60211, TPS60212, TPS60213 REGULATED 3.3 V, LOW-RIPPLE CHARGE PUMP WITH ULTRALOW OPERATING CURRENT

SLVS296 - JUNE 2000

#### **Terminal Functions**

| TERMINAL |     | 1/0 | DECODIFICAL                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |
|----------|-----|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| NAME     | NO. | 1/0 | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |
| C1+      | 4   |     | Positive terminal of the flying capacitor C1                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |
| C1-      | 3   |     | Negative terminal of the flying capacitor C1                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |
| C2+      | 6   |     | Positive terminal of the flying capacitor C2                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |
| C2-      | 8   |     | Negative terminal of the flying capacitor C2                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |
| GND      | 2   |     | Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |
| IN       | 7   | - 1 | Supply input. Bypass IN to GND with a capacitor of a minimum of 2.2 μF.                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |
| LBI/GND  | 1   | _   | Low-battery detector input for TPS60210 and TPS60212. A low-battery warning is generated at the LBO pin when the voltage on LBI drops below the threshold of 1.18 V. Connect LBI to GND or VBAT if the low-battery detector function is not used. For the devices TPS60211 and TPS60213, this pin is a ground (GND pin).                                                                                                                                                               |  |  |  |  |
| LBO/PG   | 10  | 0   | Open-drain low-battery detector output for TPS60210 and TPS60212. This pin is pulled low if the voltage on LBI drops below the threshold of 1.18 V. A pullup resistor should be connected between LBO and OUT or any other logic supply rail that is lower than 3.6 V.  Open-drain power-good detector output for TPS60211 and TPS60213. As soon as the voltage on OUT reaches                                                                                                         |  |  |  |  |
|          |     |     | about 90% of its nominal value, this pin goes active high. A pullup resistor should be connected between PG and OUT or any other logic supply rail that is lower than 3.6 V.                                                                                                                                                                                                                                                                                                           |  |  |  |  |
| OUT      | 5   | 0   | Regulated 3.3-V power output. Bypass OUT to GND with the output filter capacitor C <sub>0</sub> .                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |
| SNOOZE   | 9   | I   | Three operating modes can be programmed with the SNOOZE pin.  - SNOOZE = Low programs the device in the snooze mode, enabling ultralow operating current while still maintaining the output voltage to within 3.3 V ±6%.  - SNOOZE = High programs the device into normal operation mode where it runs from the internal oscillator.  - If an external clock signal is applied to the SNOOZE pin, the charge pump operates synchronized to the frequency of the external clock signal. |  |  |  |  |

#### detailed description

#### operating principle

The TPS6021x charge pumps provide a regulated 3.3-V output from a 1.8-V to 3.6-V input. They deliver a minimum 100-mA load current while maintaining the output at 3.3 V  $\pm 4\%$ . Designed specifically for space critical battery-powered applications, the complete converter requires only four external capacitors. The device is using the push-pull topology to achieve the lowest output voltage ripple. The converter is also optimized for a very small board space. It makes use of small-sized capacitors, with the highest output current rating per output capacitance.

The TPS6021x circuits consist of an oscillator, a voltage reference, an internal resistive feedback circuit, an error amplifier, two charge-pump power stages with high-current MOSFET switches, a shutdown/start-up circuit, and a control circuit (see functional block diagrams).

#### push-pull operating mode

The two single-ended charge-pump power stages operate in the push-pull operating mode (i.e., they operate with a  $180^{\circ}$ C phase shift). Each single-ended charge pump transfers a charge into its flying capacitor (C1 or C2) in one-half of the period. During the other half of the period (transfer phase), the flying capacitor is placed in series with the input to transfer its charge to the load and output capacitor ( $C_0$ ). While one single-ended charge pump is in the charge phase, the other one is in the transfer phase. This operation ensures that there is a continuous flow of charge to the load, hence the output capacitor no longer needs to buffer the load current for half of the switching cycle, avoiding the high, inherent output voltage ripple of conventional charge pumps.

In order to provide a regulated output voltage of 3.3 V, the TPS6021x devices operate either in constant-frequency linear-regulation control mode or in pulse-skip mode. The mode is automatically selected based on the output current. If the load current is low, the controller switches into the power-saving pulse-skip mode to boost efficiency at low output power.



# TPS60210, TPS60211, TPS60212, TPS60213 REGULATED 3.3 V, LOW-RIPPLE CHARGE PUMP WITH ULTRALOW OPERATING CURRENT

SLVS296 - JUNE 2000

#### detailed description (continued)

#### constant-frequency mode

When the output current is higher than the linskip current threshold, the charge pump runs continuously at the switching frequency  $f_{OSC}$ . The control circuit, fed from the error amplifier, controls the charge on C1 and C2 by regulating the  $r_{DS(on)}$  of the integrated MOSFET switches. When the output voltage decreases, the  $r_{DS(on)}$  decreases as well, resulting in a larger voltage across the flying capacitors C1 and C2. This regulation scheme minimizes output ripple.

Since the device switches continuously, the output ripple contains well-defined frequency components, and the circuit requires smaller external capacitors for a given output ripple. However, constant-frequency mode, due to higher operating current, is less efficient at light loads. For this reason, the device switches seamlessly into the pulse-skip mode when the output current drops below the linskip current threshold.

#### pulse-skip mode

The device enters the pulse-skip mode when the load current drops below the linskip current threshold of about 7 mA. In pulse-skip mode, the controller disables switching of the power stages when it detects an output voltage higher than 3.3 V. It skips switching cycles until the output voltage drops below 3.3 V. Then the controller reactivates the oscillator and switching of the power stages starts again. A 30-mV output voltage offset is introduced in this mode.

The pulse-skip regulation mode minimizes operating current because it does not switch continuously and deactivates all functions except the voltage reference and error amplifier when the output is higher than 3.3 V. Even in pulse-skip mode the  $r_{DS(ON)}$  of the MOSFETs is controlled. This way the energy per switching cycle that is transferred by the charge pump from the input to the output is limited to the minimum that is necessary to sustain a regulated output voltage, with the benefit that the output ripple is kept to a minimum. When switching is disabled in pulse-skip mode, the load is isolated from the input.

#### start up, snooze mode, short circuit protection

During start-up (i.e., when voltage is applied to the supply pin IN) the input is connected to the output until the output voltage reaches  $0.8 \times V_I$ . When the start-up comparator detects this limit, the actual charge pump output stages are activated to boost the voltage higher than the input voltage. This precharging of the output current with a limited current ensures a short start-up time and avoids high inrush currents into an empty output capacitor.

Driving  $\overline{SNOOZE}$  low, programs the device into the snooze mode. In this mode, the converter will still maintain the output voltage at 3.3 V  $\pm 6\%$ . The operating current in snooze mode, is however, drastically reduced to a typical value of 2  $\mu$ A, while the output current is limited to a maximum of 2 mA. If the load current increases above 2 mA, the controller recognizes a further drop of the output voltage and the device enters the start-up mode to bring the voltage up to its nominal value again. However, it does not switch into the normal operating mode. The device limits short circuit currents to typically 60 mA.

#### synchronization to an external clock signal

The operating frequency of the charge pump is limited to 400 kHz in order to avoid troublesome interference problems in the sensitive 455-kHz IF band. The device can either run from the integrated oscillator, or an external clock signal can be used to drive the charge pump. The maximum frequency of the external clock signal is 800 kHz. The switching frequency used internally to drive the charge pump power stages is half of the external clock frequency. The external clock signal is applied to the  $\overline{\text{SNOOZE}}$ -pin. The device will switch into the snooze mode if the signal on  $\overline{\text{SNOOZE}}$  is held low for more than 10  $\mu$ s.

When the load current drops below the linskip current threshold, the device enters the pulse-skip mode but stays synchronized to the external clock signal.



#### detailed description (continued)

#### low-battery detector (TPS60210 and TPS60212)

The low-battery comparator trips at 1.18 V  $\pm 5\%$  when the voltage on pin LBI ramps down. The voltage V<sub>(TRIP)</sub> at which the low-battery warning is issued can be adjusted with a resistive divider as shown in Figure 2. The sum of resistors R1 and R2 is recommended to be in the 100-k $\Omega$  to 1-M $\Omega$  range.

LBO is an open drain output. An external pullup resistor to OUT, or any other voltage rail in the appropriate range, in the 100-k $\Omega$  to 1-M $\Omega$  range is recommended. During start-up, the LBO output signal is invalid for the first 500  $\mu$ s. LBO is high impedance when the device is programmed into snooze mode.

If the low battery function is not used, connect LBI to ground and leave LBO unconnected. When the device is programmed into snooze mode (SNOOZE = LOW), the low-battery detector is disabled.



Figure 2. Programming of the Low-Battery Comparator Trip Voltage

A 100-nF ceramic capacitor should be connected in parallel to R2 if large line transients are expected. These voltage drops may inadvertently trigger the low-battery comparator and produce a wrong low-battery warning signal at the LBO pin.

Formulas to calculate the resistive divider for low-battery detection, with  $V_{LBI}$  = 1.13 V to 1.23 V and the sum of resistors R1 and R2 equal 1 M $\Omega$ :

$$R2 = 1 M\Omega \times \frac{V_{LBI}}{V_{Bat}}$$
 (1)

$$R1 = 1 M\Omega - R2 \tag{2}$$

Formulas to calculate the minimum and maximum battery voltage:

$$V_{Bat(min)} = V_{LBI(min)} \times \frac{R1_{(min)} + R2_{(max)}}{R2_{(max)}}$$
(3)

$$V_{Bat(max)} = V_{LBI(max)} \times \frac{R1_{(max)} + R2_{(min)}}{R2_{(min)}}$$
(4)

#### detailed description (continued)

Table 1. Recommended Values for the Resistive Divider From the E96 Series (±1%)

| V <sub>IN</sub> /V | <b>R1/k</b> Ω | <b>R2/k</b> Ω | V <sub>TRIP(MIN)</sub> /V | V <sub>TRIP(MAX)</sub> /V |
|--------------------|---------------|---------------|---------------------------|---------------------------|
| 1.6                | 267           | 750           | 1.524                     | 1.677                     |
| 1.7                | 301           | 681           | 1.620                     | 1.785                     |
| 1.8                | 340           | 649           | 1.710                     | 1.887                     |
| 1.9                | 374           | 619           | 1.799                     | 1.988                     |
| 2.0                | 402           | 576           | 1.903                     | 2.106                     |

#### power-good detector (TPS60211 and TPS60213)

The power-good output is an open-drain output that pulls low when the output is out of regulation. When the output rises above 91% of its nominal voltage, the power-good output is released. When the device is programmed into snooze mode ( $\overline{\text{SNOOZE}} = \text{LOW}$ ), the power-good detector is disabled and PG is high impedance. In normal operation, an external pullup resistor must be connected between PG and OUT, or any other voltage rail in the appropriate range. The pullup resistor should be in the 100-k $\Omega$  to 1-M $\Omega$  range. If the PG output is not used, it should remain unconnected.

#### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†

| Voltage range:   | IN, OUT, SNOOZE, LBI, LBO, PG to GND | –0.3 V to 3.6 V                              |
|------------------|--------------------------------------|----------------------------------------------|
|                  | C1+, C2+ to GND                      | $-0.3 \text{ V to } (V_{O} + 0.3 \text{ V})$ |
|                  | C1-, C2- to GND                      | $-0.3 \text{ V to } (V_1 + 0.3 \text{ V})$   |
| Continuous total | power dissipation                    | See Dissipation Rating Table                 |
| Continuous outp  | out current: TPS60210, TPS60211      | 150 mA                                       |
|                  | TPS60212, TPS60213                   | 75 mA                                        |
| Storage tempera  | ature range, T <sub>stq</sub>        | –55°C to 150°C                               |
| Maximum junction | on temperature, T <sub>1</sub>       | 150°C                                        |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### **DISSIPATION RATING TABLE 1 FREE-AIR TEMPERATURE**

| PACKAGE | T <sub>A</sub> ≤ 25°C | DERATING FACTOR             | T <sub>A</sub> = 70°C | T <sub>A</sub> = 85°C |
|---------|-----------------------|-----------------------------|-----------------------|-----------------------|
|         | POWER RATING          | ABOVE T <sub>A</sub> = 25°C | POWER RATING          | POWER RATING          |
| DGS     | 424 mW                | 3.4 mW/°C                   | 178 mW                | 136 mW                |

The thermal resistance junction to ambient of the DGS package is  $R_{TH-JA} = 294$ °C/W.

#### recommended operating conditions

|                                                | MIN | NOM | MAX | UNIT |
|------------------------------------------------|-----|-----|-----|------|
| Input voltage range, V <sub>I</sub>            | 1.6 |     | 3.6 | V    |
| Input capacitor, Ci                            |     | 2.2 |     | μF   |
| Flying capacitors, C1, C2                      |     | 1   |     | μF   |
| Output capacitor, C <sub>0</sub>               |     | 2.2 |     | μF   |
| Operating junction temperature, T <sub>J</sub> | -40 |     | 125 | °C   |



# TPS60210, TPS60211, TPS60212, TPS60213 REGULATED 3.3 V, LOW-RIPPLE CHARGE PUMP WITH ULTRALOW OPERATING CURRENT

SLVS296 - JUNE 2000

# electrical characteristics at C<sub>i</sub>= 2.2 $\mu$ F, C1 = C2 = 1 $\mu$ F, C<sub>O</sub> = 2.2 $\mu$ F, T<sub>A</sub> = -40°C to 85°C, V<sub>I</sub> = 2.4 V, SNOOZE = V<sub>I</sub> (unless otherwise noted)

|                  | PARAMETER                                 | TEST CONDITIONS                                                                                                                                                 | MIN                | TYP   | MAX                | UNIT    |
|------------------|-------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-------|--------------------|---------|
| le a cons        | Maximum continuous output current         | TPS60210 and TPS60211, V <sub>I</sub> = 2 V                                                                                                                     | 100                |       |                    | mA      |
| lO(MAX)          | Maximum continuous output current         | TPS60212 and TPS60213, V <sub>I</sub> = 2 V                                                                                                                     | 50                 |       |                    | mA      |
|                  |                                           | $1.6 \text{ V} < \text{V}_{\text{I}} < 1.8 \text{ V},  0 < \text{I}_{\text{O}} < 0.25 \times \text{I}_{\text{O}(\text{MAX})}$                                   | 3                  |       |                    | V       |
|                  | Output voltage                            | $1.8 \text{ V} < \text{V}_{\text{I}} < 2 \text{ V}, \qquad 0 < \text{I}_{\text{O}} < 0.5 \times \text{I}_{\text{O}(\text{MAX})}$                                | 3.17               | 3.3   | 3.43               | V       |
| Vo               | Output voltage                            | $2 \text{ V} < \text{V}_{\text{I}} < 3.3 \text{ V}, \qquad 0 < \text{I}_{\text{O}} < \text{I}_{\text{O}}(\text{MAX})$                                           | 3.17               | 3.3   | 3.43               | V       |
| 1 0              |                                           | $3.3 \text{ V} < \text{V}_{\text{I}} < 3.6 \text{ V},  0 < \text{I}_{\text{O}} < \text{I}_{\text{O}(\text{MAX})}$                                               | 3.17               | 3.3   | 3.47               | V       |
|                  | Output voltage in snooze mode             | $\overline{\text{SNOOZE}} = \text{GND},  1.8 \text{ V} < \text{V}_{\text{I}} < 3.6 \text{ V},$ $\text{I}_{\text{O}} < 2 \text{ mA}$                             | 3.1                | 3.3   | 3.47               | V       |
| VPP              | Output voltage ripple                     | $I_O = I_O(MAX)$                                                                                                                                                |                    | 5     |                    | mVpp    |
| l.s.             | Quiescent current (no-load input current) | I <sub>O</sub> = 0 mA, V <sub>I</sub> = 1.8 V to 3.6 V                                                                                                          |                    | 35    | 70                 | μΑ      |
| <sup>1</sup> (Q) | Quiescent current in snooze mode          | SNOOZE = GND, I <sub>O</sub> = 0 mA                                                                                                                             |                    | 2     | 5                  | μΑ      |
| f(OSC)           | Internal switching frequency              |                                                                                                                                                                 | 200                | 300   | 400                | kHz     |
| f(SYNC)          | External clock signal frequency           |                                                                                                                                                                 | 400                | 600   | 800                | kHz     |
|                  | External clock signal duty cycle          |                                                                                                                                                                 | 30%                |       | 70%                |         |
| VIL              | SNOOZE input low voltage                  | V <sub>I</sub> = 1.6 V to 3.6 V                                                                                                                                 |                    |       | $0.3 \times V_{I}$ | V       |
| $V_{IH}$         | SNOOZE input high voltage                 | V <sub>I</sub> = 1.6 V to 3.6 V                                                                                                                                 | $0.7 \times V_{I}$ |       |                    | V       |
| l <sub>lkg</sub> | SNOOZE input leakage current              | SNOOZE = GND or V <sub>I</sub>                                                                                                                                  |                    | 0.01  | 0.1                | μΑ      |
|                  | LinSkip current threshold                 | V <sub>I</sub> = 2 V to 3 V                                                                                                                                     |                    | 7     |                    | mA      |
|                  | Outhout load you dation                   | $V_I = 2.4 \text{ V},$ 1 mA < I <sub>O</sub> < I <sub>O(MAX)</sub> , $T_C = 25^{\circ}\text{C}$                                                                 |                    | 0.015 |                    | %/mA    |
|                  | Output load regulation                    | $V_{I} = 2.4 \text{ V},$ 10 mA < $I_{O} < I_{O(MAX)},$ $T_{C} = 25^{\circ}C$                                                                                    |                    | 0.008 |                    | 76/IIIA |
|                  | Output line regulation                    | $2 \text{ V} < \text{V}_{\text{I}} < 3.3 \text{ V},  \text{I}_{\text{O}} = 0.5 \text{ x I}_{\text{O}(\text{MAX})}, \\ \text{T}_{\text{A}} = 25^{\circ}\text{C}$ |                    | 0.28  |                    | %V      |
| I(SC)            | Short circuit current                     | $V_1 = 2.4 \text{ V}, \qquad V_0 = 0 \text{ V}$                                                                                                                 |                    | 60    |                    | mA      |

# electrical characteristics for low-battery comparator of devices TPS60210 and TPS60212 at $T_A = -40^{\circ}\text{C}$ to 85°C, $V_I = 2.4 \text{ V}$ and $\overline{\text{SNOOZE}} = V_I$ (unless otherwise noted)

|                       | PARAMETER                   | TEST CONDITIONS                                                                                | MIN  | TYP  | MAX  | UNIT |
|-----------------------|-----------------------------|------------------------------------------------------------------------------------------------|------|------|------|------|
| V(LBI)                | LBI trip voltage            | $V_I = 1.6 \text{ V to } 2.2 \text{ V}, \qquad T_C = 0^{\circ}\text{C to } 70^{\circ}\text{C}$ | 1.13 | 1.18 | 1.23 | V    |
|                       | LBI trip voltage hysteresis | For rising voltage at LBI                                                                      |      | 10   |      | mV   |
| I <sub>I(LBI)</sub>   | LBI input current           | V <sub>(LBI)</sub> = 1.3 V                                                                     |      | 20   | 100  | nA   |
| VO(LBO)               | LBO output voltage low      | $V_{(LBI)} = 0 V$ , $I_{(LBO)} = 1 \text{ mA}$                                                 |      |      | 0.4  | V    |
| I <sub>lkg(LBO)</sub> | LBO leakage current         | $V_{(LBI)} = 1.3 \text{ V}, \qquad V_{(LBO)} = 3.3 \text{ V}$                                  |      | 0.01 | 0.1  | μΑ   |

NOTE: During start-up of the converter the LBO output signal is invalid for the first 500  $\mu s$ .

# electrical characteristics for power-good comparator of devices TPS60211 and TPS60213 at $T_A = -40^{\circ}\text{C}$ to 85°C, $V_I = 2.4 \text{ V}$ and $\overline{\text{SNOOZE}} = V_I$ (unless otherwise noted)

|                       | PARAMETER                          | TEST C                              | CONDITIONS                          | MIN                   | TYP                   | MAX                 | UNIT |
|-----------------------|------------------------------------|-------------------------------------|-------------------------------------|-----------------------|-----------------------|---------------------|------|
| V <sub>(PG)</sub>     | Power-good trip voltage            | $T_C = 0^{\circ}C$ to $70^{\circ}C$ | >                                   | 0.87 × V <sub>O</sub> | 0.91 × V <sub>O</sub> | $0.95 \times V_{O}$ | V    |
| V <sub>hys</sub> (PG) | Power-good trip voltage hysteresis | VO decreasing,                      | $T_C = 0^{\circ}C$ to $70^{\circ}C$ |                       | 1%                    |                     |      |
| VO(PG)                | Power-good output voltage low      | V <sub>O</sub> = 0 V,               | I(PG) = 1 mA                        |                       |                       | 0.4                 | V    |
| I <sub>lkg(PG)</sub>  | Power-good leakage current         | $V_0 = 3.3 V$ ,                     | V <sub>(PG)</sub> = 3.3 V           |                       | 0.01                  | 0.1                 | μΑ   |

NOTE: During start-up of the converter the PG output signal is invalid for the first 500  $\mu s$ .



#### **TYPICAL CHARACTERISTICS**

## **Table of Graphs**

|    |                          |                                           | FIGURES    |
|----|--------------------------|-------------------------------------------|------------|
|    | Em diament               | vs Output current (TPS60210 and TPS60212) | 3, 4       |
| η  | Efficiency               | vs Input voltage                          | 5          |
| IO | Output current           | vs Input voltage                          | 6          |
| ,, | 0                        | vs Output current (TPS60210 and TPS60212) | 7, 8       |
| VO | Output voltage           | vs Input voltage (TPS60210 and TPS60212)  | 9, 10      |
|    |                          | vs Input voltage                          | 11         |
| lQ | Quiescent supply current | vs Output current in snooze mode          | 12         |
| VO | Output voltage           | vs Time (Exit from snooze mode)           | 13         |
|    |                          | vs Time                                   | 14, 15, 16 |
| VO | Output voltage ripple    | vs Time in snooze mode                    | 17, 18     |
|    | Load transient response  |                                           | 19         |
|    | Line transient response  |                                           | 20         |

NOTE: All typical characteristics were measured using the typical application circuit of Figure 21 (unless otherwise noted).





#### TYPICAL CHARACTERISTICS









TPS60212

#### **TYPICAL CHARACTERISTICS**







Figure 11



Figure 12

#### TYPICAL CHARACTERISTICS





#### TYPICAL CHARACTERISTICS

# TPS60210 OUTPUT VOLTAGE RIPPLE IN SNOOZE MODE vs



# TPS60210 OUTPUT VOLTAGE RIPPLE IN SNOOZE MODE vs



#### TPS60210 LOAD TRANSIENT RESPONSE



#### TPS60210 LINE TRANSIENT RESPONSE



Figure 20



# TPS60210, TPS60211, TPS60212, TPS60213 REGULATED 3.3 V, LOW-RIPPLE CHARGE PUMP WITH ULTRALOW OPERATING CURRENT

SLVS296 - JUNE 2000

#### APPLICATION INFORMATION

#### capacitor selection

The TPS6021x devices require only four external capacitors to achieve a very low output voltage ripple. The capacitor values are closely linked to the required output current. Low ESR (< 0.1- $\Omega$ ) capacitors should be used at the input and output of the charge pump. In general, the transfer capacitors (C1 and C2) will be the smallest. A 1- $\mu$ F value is recommended if full load current performance is needed. With smaller capacitor values, the maximum possible load current is reduced and the linskip threshold is lowered.

The input capacitor improves system efficiency by reducing the input impedance. It also stabilizes the input current of the power source. The input capacitor should be chosen according to the power supply used, the distance from the power source to the converter IC.  $C_I$  is recommended to be about two to four times as large as the flying capacitors C1 and C2.

The minimum required capacitance is  $2.2 \mu F$ . Larger values will improve the load transient performance and will reduce the maximum output ripple voltage. The larger the output capacitor, the better the output voltage accuracy, and the more output current can be drawn from the converter when programmed into snooze mode.

Only ceramic capacitors are recommended for input, output and flying capacitors. Depending on the material used to manufacture them, ceramic capacitors might lose their capacitance over temperature and voltage. Ceramic capacitors of type X7R or X5R material will keep their capacitance over temperature and voltage, whereas Z5U- or Y5V-type capacitors will decrease in capacitance. Table 1 lists recommended capacitor values.



#### **APPLICATION INFORMATION**

Table 2. Recommended Capacitor Values (Ceramic X5R and X7R)

| LOAD CURRENT,<br>ILOAD<br>(mA) | FLYING<br>CAPACITORS,<br>C1/C2<br>(μF) | INPUT<br>CAPACITOR,<br>CIN<br>(μF) | OUTPUT<br>CAPACITOR,<br>COUT<br>(μF) | OUTPUT VOLTAGE<br>RIPPLE IN LINEAR MODE,<br>VP-P<br>(mV) | OUTPUT VOLTAGE<br>RIPPLE IN SKIP MODE,<br>VP-P<br>(mV) |
|--------------------------------|----------------------------------------|------------------------------------|--------------------------------------|----------------------------------------------------------|--------------------------------------------------------|
| 0–100                          | 1                                      | 2.2                                | 2.2                                  | 3                                                        | 20                                                     |
| 0–100                          | 1                                      | 4.7                                | 4.7                                  | 3                                                        | 10                                                     |
| 0–100                          | 1                                      | 2.2                                | 10                                   | 3                                                        | 7                                                      |
| 0–100                          | 2.2                                    | 4.7                                | 4.7                                  | 3                                                        | 10                                                     |
| 0–50                           | 0.47                                   | 2.2                                | 2.2                                  | 3                                                        | 20                                                     |
| 0–25                           | 0.22                                   | 2.2                                | 2.2                                  | 5                                                        | 15                                                     |
| 0–10                           | 0.1                                    | 2.2                                | 2.2                                  | 5                                                        | 15                                                     |

**Table 3. Recommended Capacitor Types** 

| MANUFACTURER | PART NUMBER    | SIZE | CAPACITANCE | TYPE    |
|--------------|----------------|------|-------------|---------|
| Taiyo Yuden  | UMK212BJ104MG  | 0805 | 0.1 μF      | Ceramic |
|              | EMK212BJ224MG  | 0805 | 0.22 μF     | Ceramic |
|              | EMK212BJ474MG  | 0805 | 0.47 μF     | Ceramic |
|              | LMK212BJ105KG  | 0805 | 1 μF        | Ceramic |
|              | LMK212BJ225MG  | 0805 | 2.2 μF      | Ceramic |
|              | EMK316BJ225KL  | 1206 | 2.2 μF      | Ceramic |
|              | LMK316BJ475KL  | 1206 | 4.7 μF      | Ceramic |
|              | JMK316BJ106ML  | 1206 | 10 μF       | Ceramic |
| AVX          | 0805ZC105KAT2A | 0805 | 1 μF        | Ceramic |
|              | 1206ZC225KAT2A | 1206 | 2.2 μF      | Ceramic |

**Table 4. Recommended Capacitor Manufacturers** 

| MANUFACTURER | CAPACITOR TYPE  | INTERNET SITE           |  |  |  |  |
|--------------|-----------------|-------------------------|--|--|--|--|
| Taiyo Yuden  | X7R/X5R ceramic | http://www.t-yuden.com/ |  |  |  |  |
| AVX          | X7R/X5R ceramic | http://www.avxcorp.com/ |  |  |  |  |

#### **APPLICATION INFORMATION**

#### typical operating circuit TPS60210



Figure 21. Typical Operating Circuit TPS60210 With Low-Battery Comparator



Figure 22. Typical Operating Circuit TPS60212 With Low-Battery Comparator

The current losses through the resistive divider used to set the low-battery threshold can be avoided if an additional MOSFET (like BSS138) is used in series to the resistors. This switch is controlled using the SNOOZE signal. When the SNOOZE-signal is taken high, the device is programmed into normal operating mode, the switch will turn on and the resistive divider draws current to set the LBI threshold voltage. When SNOOZE is taken low, the device is programmed into snooze mode during which the low-battery comparator is disabled. In addition, the resistive divider R1/R2 is disconnected from GND and therefore draws no current from the battery. A typical schematic for this circuit is shown in Figure 22.

#### APPLICATION INFORMATION

#### typical operating circuit TPS60211



Figure 23. Typical Operating Circuit TPS60211 With Power-Good Comparator

#### power dissipation

The power dissipated in the TPS6021x devices depends mainly on input voltage (V<sub>I</sub>) and output current (I<sub>O</sub>) and is approximated by:

$$P_{(DISS)} = I_O \times (2 \times V_I - V_O) \text{ for } I_{(Q)} << I_O$$
 (5)

By observing equation 5, it can be seen that the power dissipation is worse with a higher input voltage and a higher output current. For an input voltage of 3.6 V and an output current of 100 mA, the calculated power dissipation (P(DISS)) is 390 mW. This is also the point where the charge pump operates with its lowest efficiency.

With the recommended maximum junction temperature of 125°C and an assumed maximum ambient operating temperature of 85°C, the maximum allowed thermal resistance junction to ambient of the system can be calculated.

$$R_{\Theta JA(max)} = \frac{T_{J(MAX)} - T_A}{P_{DISS(max)}} = \frac{125^{\circ}C - 85^{\circ}C}{390 \text{ mW}} = 102^{\circ}C/W$$
 (6)

 $P_{DISS}$  must be less than that allowed by the package rating. The thermal resistance junction to ambient of the used 10-pin MSOP is 294°C/W for an unsoldered package. The thermal resistance junction to ambient with the IC soldered to a printed circuit using a board layout as described in the application information section, the  $R_{\Theta JA}$  is typically 200°C/W, which is higher than the maximum value calculated previously. However, in a battery powered application, both the  $V_I$  and the ambient temperature  $(T_A)$  will typically be lower than the worst case ratings used in equation 6, and  $P_{DISS}$  should not be a problem in most applications.

#### layout and board space

Careful board layout is necessary due to the high transient currents and switching frequency of the converter. All capacitors should be placed in close proximity to the device. A PCB layout proposal for a one-layer board is given in Figure 24.

An evaluation module for the TPS60210 is available and can be ordered under product code TPS60210EVM–167. The EVM uses the layout shown in Figure 26. The EVM has the form factor of a 14-pin dual in-line package and can be mounted accordingly on a socket. All components, including the pins, are shown in Figure 24. The actual size of the EVM is 17,9 mm x 10,2 mm = 182,6 mm<sup>2</sup>.

#### **APPLICATION INFORMATION**

#### layout and board space (continued)



Figure 24. Recommended Component Placement and Board Layout

**Table 5. Component Identification** 

| IC1    | TPS60210                        |
|--------|---------------------------------|
| C1, C2 | Flying capacitors               |
| C3     | Input capacitor                 |
| C4     | Output capacitor                |
| C5     | Stabilization capacitor for LBI |
| R1, R2 | Resistive divider for LBI       |
| R3     | Pullup resistor for LBO         |
| R4     | Pullup resistor for EN          |

Capacitor C5 should be included if large line transients are expected. This capacitor suppresses toggling of the LBO due to these line changes.



#### **APPLICATION INFORMATION**

## device family products

Other charge pump dc-dc converters from Texas Instruments are:

#### **Table 6. Product Identification**

| PART NUMBER | LITERATURE<br>NUMBER | DESCRIPTION                                                                               |
|-------------|----------------------|-------------------------------------------------------------------------------------------|
| TPS60100    | SLVS213              | 2-cell to regulated 3.3-V, 200-mA low-noise charge pump                                   |
| TPS60101    | SLVS214              | 2-cell to regulated 3.3-V, 100-mA low-noise charge pump                                   |
| TPS60110    | SLVS215              | 3-cell to regulated 5.0-V, 300-mA low-noise charge pump                                   |
| TPS60111    | SLVS216              | 3-cell to regulated 5.0-V, 150-mA low-noise charge pump                                   |
| TPS60120    | SLVS257              | 2-cell to regulated 3.3-V, 200-mA high-efficiency charge pump with low-battery comparator |
| TPS60121    | SLVS257              | 2-cell to regulated 3.3-V, 200-mA high-efficiency charge pump with power-good comparator  |
| TPS60122    | SLVS257              | 2-cell to regulated 3.3-V, 100-mA high-efficiency charge pump with low-battery comparator |
| TPS60123    | SLVS257              | 2-cell to regulated 3.3-V, 100-mA high-efficiency charge pump with power-good comparator  |
| TPS60130    | SLVS258              | 3-cell to regulated 5.0-V, 300-mA high-efficiency charge pump with low-battery comparator |
| TPS60131    | SLVS258              | 3-cell to regulated 5.0-V, 300-mA high-efficiency charge pump with power-good comparator  |
| TPS60132    | SLVS258              | 3-cell to regulated 5.0-V, 150-mA high-efficiency charge pump with low-battery comparator |
| TPS60133    | SLVS258              | 3-cell to regulated 5.0-V, 150-mA high-efficiency charge pump with power-good comparator  |
| TPS60140    | SLVS273              | 2-cell to regulated 5.0-V, 100-mA charge pump voltage tripler with low-battery comparator |
| TPS60141    | SLVS273              | 2-cell to regulated 5.0-V, 100-mA charge pump voltage tripler with power-good comparator  |
| TPS60200    | SLVS274              | 2-cell to regulated 3.3-V, 100-mA low-ripple charge pump with low-battery comparator      |
| TPS60201    | SLVS274              | 2-cell to regulated 3.3-V, 100-mA low-ripple charge pump with power-good comparator       |
| TPS60202    | SLVS274              | 2-cell to regulated 3.3-V, 50-mA low-ripple charge pump with low-battery comparator       |
| TPS60203    | SLVS274              | 2-cell to regulated 3.3-V, 50-mA low-ripple charge pump with power-good comparator        |

www.ti.com 19-Oct-2022

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------|
| TPS60210DGS      | ACTIVE | VSSOP        | DGS                | 10   | 80             | RoHS & Green | (6)<br>NIPDAU   NIPDAUAG      | Level-1-260C-UNLIM | -40 to 85    | AFD                     |         |
| 17300210003      | ACTIVE | VSSOF        | DG3                | 10   | 60             | Kons & Green | NIPDAU   NIPDAUAG             | Level-1-200C-UNLIM | -40 10 65    | AFD                     | Samples |
| TPS60210DGSR     | ACTIVE | VSSOP        | DGS                | 10   | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | AFD                     | Samples |
| TPS60211DGS      | ACTIVE | VSSOP        | DGS                | 10   | 80             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | AFE                     | Samples |
| TPS60212DGS      | ACTIVE | VSSOP        | DGS                | 10   | 80             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | AFF                     | Samples |
| TPS60212DGSR     | ACTIVE | VSSOP        | DGS                | 10   | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | AFF                     | Samples |
| TPS60213DGS      | ACTIVE | VSSOP        | DGS                | 10   | 80             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | AFG                     | Samples |
| TPS60213DGSR     | ACTIVE | VSSOP        | DGS                | 10   | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | AFG                     | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 19-Oct-2022

(6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com 5-Jan-2022

### TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| All difficusions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|------------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                       | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| TPS60210DGSR                 | VSSOP           | DGS                | 10 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| TPS60212DGSR                 | VSSOP           | DGS                | 10 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| TPS60213DGSR                 | VSSOP           | DGS                | 10 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 5-Jan-2022



\*All dimensions are nominal

| 7 till dillittorioriorio di o mominidi |              |                      |    |      |             |            |             |
|----------------------------------------|--------------|----------------------|----|------|-------------|------------|-------------|
| Device                                 | Package Type | Package Drawing Pins |    | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| TPS60210DGSR                           | VSSOP        | DGS                  | 10 | 2500 | 350.0       | 350.0      | 43.0        |
| TPS60212DGSR                           | VSSOP        | DGS                  | 10 | 2500 | 350.0       | 350.0      | 43.0        |
| TPS60213DGSR                           | VSSOP        | DGS                  | 10 | 2500 | 350.0       | 350.0      | 43.0        |

# PACKAGE MATERIALS INFORMATION

www.ti.com 5-Jan-2022

#### **TUBE**



\*All dimensions are nominal

| Device      | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|-------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| TPS60210DGS | DGS          | VSSOP        | 10   | 80  | 331.47 | 6.55   | 3000   | 2.88   |
| TPS60211DGS | DGS          | VSSOP        | 10   | 80  | 331.47 | 6.55   | 3000   | 2.88   |
| TPS60212DGS | DGS          | VSSOP        | 10   | 80  | 331.47 | 6.55   | 3000   | 2.88   |
| TPS60213DGS | DGS          | VSSOP        | 10   | 80  | 331.47 | 6.55   | 3000   | 2.88   |



SMALL OUTLINE PACKAGE



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-187, variation BA.



SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated