

Sample &

Buy









#### **TPS62590**

SLVS897C - JANUARY 2009-REVISED DECEMBER 2015

# TPS62590 1-A Step Down Converter in 2-mm × 2-mm WSON Package

## 1 Features

- Output Current up to 1000 mA
- Input Voltage Range from 2.5 V to 5.5 V
- Output Voltage Accuracy in PWM Mode ±2.5%
- Typical 15-µA Quiescent Current
- 100% Duty Cycle for Lowest Dropout
- Available in a 2 mm × 2 mm × 0.8 mm WSON Package
- For Improved Features Set, See the TPS62290 device (SLVS764)

# 2 Applications

- Mobile Phones, Smart Phones
- Tablet PCs
- WLAN
- Low Power DSP Supply
- Point-of-Load (POL) Applications

# 3 Description

The TPS62590 device is a high-efficiency synchronous step down converter, optimized for battery powered portable applications. The device provides up to 1000-mA output current from batteries, such as single Li-Ion or other common chemistry AA and AAA cells.

With an input voltage range of 2.5 V to 5.5 V, the device is targeted to power a large variety of portable handheld equipment or POL applications.

The TPS62590 family operates at 2.25-MHz fixed switching frequency and enters a power save mode operation at light load currents to maintain a high efficiency over the entire load current range.

The power save mode is optimized for low output voltage ripple. For low noise applications, the device can be forced into fixed frequency pulse width modulation (PWM) mode by pulling the MODE pin high. In the shutdown mode the current consumption is reduced to less than 1  $\mu$ A. The TPS62590 allows the use of small inductors and capacitors to achieve a small solution size.

The TPS62590 is available in a 2-mm  $\times$  2-mm 6-pin WSON package.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE  | BODY SIZE (NOM)   |
|-------------|----------|-------------------|
| TPS62590    | WSON (6) | 2.00 mm × 2.00 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

## **Typical Application Schematic**



#### **Efficiency vs Output Current**



# **Table of Contents**

| Feat | tures 1                            | 8  | Application and Implementation       | 11 |
|------|------------------------------------|----|--------------------------------------|----|
| Арр  | lications 1                        | 1  | 8.1 Application Information          | 11 |
|      | cription1                          |    | 8.2 Typical Application              | 11 |
|      | ision History 2                    |    | 8.3 System Example                   | 16 |
|      | Configuration and Functions        | ~  | Power Supply Recommendations         | 16 |
|      | cifications                        | 40 | Layout                               | 17 |
| 6.1  | Absolute Maximum Ratings           |    | 10.1 Layout Guidelines               | 17 |
| 6.2  | ESD Ratings                        |    | 10.2 Layout Example                  | 17 |
| 6.3  | Recommended Operating Conditions 4 |    | Device and Documentation Support     | 18 |
| 6.4  | Thermal Information                |    | 11.1 Device Support                  | 18 |
| 6.5  | Electrical Characteristics         | 5  | 11.2 Documentation Support           | 18 |
| 6.6  | Typical Characteristics            | 6  | 11.3 Community Resources             | 18 |
| Deta | ailed Description                  |    | 11.4 Trademarks                      | 18 |
| 7.1  | Overview                           |    | 11.5 Electrostatic Discharge Caution | 18 |
| 7.2  | Functional Block Diagram7          |    | 11.6 Glossary                        | 18 |
| 7.3  | Feature Description                | 40 | Mechanical, Packaging, and Orderable |    |
| 7.4  | Device Functional Modes            |    | Information                          | 18 |
|      |                                    |    |                                      |    |

| 8.3 System<br>9 Power Su<br>10 Layout<br>10.1 Layou<br>10.2 Layou<br>11 Device ar<br>11.1 Devi<br>11.2 Docu<br>11.3 Comu<br>11.4 Tradu<br>11.5 Elecu<br>11.6 Glos                                                                                                                                      | ation Information 11                |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|
| Power Su           10         Layout           10.1         Layo           10.2         Layo           10.3         Layo           11.1         Device ar           11.2         Docu           11.3         Com           11.4         Trad           11.5         Elect           11.6         Gloss | al Application 11                   |
| <ul> <li>Layout</li> <li>10.1 Layout</li> <li>10.2 Layout</li> <li>Device and</li> <li>11.1 Devi</li> <li>11.2 Doccond</li> <li>11.3 Comd</li> <li>11.4 Trad</li> <li>11.5 Elecond</li> <li>11.6 Glos</li> </ul>                                                                                       | m Example 16                        |
| 10.1 Layo<br>10.2 Layo<br>11 <b>Device ar</b><br>11.1 Devi<br>11.2 Docu<br>11.3 Com<br>11.4 Trad<br>11.5 Elect<br>11.6 Glos                                                                                                                                                                            | pply Recommendations16              |
| 10.2         Layo <b>Device an</b> 11.1         Devi           11.2         Docu           11.3         Com           11.4         Trad           11.5         Elect           11.6         Glos                                                                                                       | 17                                  |
| Device         A           11.1         Devi           11.2         Docu           11.3         Com           11.4         Trad           11.5         Elect           11.6         Glos                                                                                                               | ut Guidelines 17                    |
| 11.1 Devi<br>11.2 Docu<br>11.3 Com<br>11.4 Trad<br>11.5 Elec<br>11.6 Glos                                                                                                                                                                                                                              | ut Example 17                       |
| <ul><li>11.2 Docu</li><li>11.3 Com</li><li>11.4 Trad</li><li>11.5 Elect</li><li>11.6 Glos</li></ul>                                                                                                                                                                                                    | d Documentation Support 18          |
| 11.3 Com<br>11.4 Trad<br>11.5 Elec<br>11.6 Glos                                                                                                                                                                                                                                                        | ce Support 18                       |
| 11.4 Trad<br>11.5 Elec<br>11.6 Glos                                                                                                                                                                                                                                                                    | Imentation Support 18               |
| 11.5 Elect<br>11.6 Glos                                                                                                                                                                                                                                                                                | munity Resources 18                 |
| 11.6 Glos                                                                                                                                                                                                                                                                                              | emarks 18                           |
|                                                                                                                                                                                                                                                                                                        | rostatic Discharge Caution 18       |
| 2 Mechanic                                                                                                                                                                                                                                                                                             | sary 18                             |
|                                                                                                                                                                                                                                                                                                        | al, Packaging, and Orderable<br>n18 |

# **4** Revision History

1

2

3

4

5 6

7

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

#### Changes from Revision B (April 2011) to Revision C

| • | Added Pin Configuration and Functions section, ESD Ratings table, Feature Description section, Device Functional |
|---|------------------------------------------------------------------------------------------------------------------|
|   | Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device      |
|   | and Documentation Support section, and Mechanical, Packaging, and Orderable Information section                  |

#### Changes from Revision A (November 2009) to Revision B

EXAS ISTRUMENTS

www.ti.com

Page

Page



# 5 Pin Configuration and Functions



#### **Pin Functions**

| PIN                    |     |   | DESCRIPTION                                                                                                                                                                               |  |
|------------------------|-----|---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NAME                   | NO. |   | DESCRIPTION                                                                                                                                                                               |  |
| EN                     | 4   | I | This is the enable pin of the device. Pulling this pin to low forces the device into shutdown mode. Pulling this pin to high enables the device. This pin must be terminated.             |  |
| Exposed<br>Thermal Pad | -   | - | Must be soldered to achieve appropriate power dissipation. Should be connected to GND.                                                                                                    |  |
| FB                     | 3   | I | edback pin for the internal regulation loop. Connect the external resistor divider to this pin. In se of fixed output voltage option, connect this pin directly to the output capacitor.  |  |
| GND                    | 6   | Р | GND supply pin                                                                                                                                                                            |  |
| MODE                   | 2   | I | MODE pin = High forces the device to operate in fixed-frequency PWM mode. Mode pin = Low enables the power save mode with automatic transition from PFM mode to fixed-frequency PWM mode. |  |
| SW                     | 1   | 0 | his is the switch pin and is connected to the internal MOSFET switches. Connect the external<br>iductor between this terminal and the output capacitor.                                   |  |
| VIN                    | 5   | Р | V <sub>IN</sub> power supply pin                                                                                                                                                          |  |

(1) I = Input, O = Output, P = Power

# **6** Specifications

## 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                  |                                        | MIN     | MAX                       | UNIT |
|------------------|----------------------------------------|---------|---------------------------|------|
| V <sub>IN</sub>  | Input voltage <sup>(2)</sup>           | -0.3    | 7                         |      |
|                  | Voltage at EN, MODE                    | -0.3    | $V_{\sf IN} + 0.3, \le 7$ | V    |
|                  | Voltage on SW                          | -0.3    | 7                         |      |
|                  | Peak output current                    | Interna | ally limited              | А    |
| TJ               | Maximum operating junction temperature | -40     | 125                       | °C   |
| T <sub>stg</sub> | Storage temperature                    | -65     | 150                       | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Conditions* is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltage values are with respect to network ground terminal.

#### 6.2 ESD Ratings

|                                            |                                                                             |                                                                                          | VALUE | UNIT |
|--------------------------------------------|-----------------------------------------------------------------------------|------------------------------------------------------------------------------------------|-------|------|
|                                            | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup> | ±2000                                                                                    | V     |      |
| V <sub>(ESD)</sub> Electrostatic discharge |                                                                             | Charged-device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | ±1000 | v    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

#### 6.3 Recommended Operating Conditions

|                 |                                       | MIN  | MAX             | UNIT |
|-----------------|---------------------------------------|------|-----------------|------|
| V <sub>IN</sub> | Supply voltage                        | 2.5  | 5.5             | V    |
|                 | Output voltage for adjustable voltage | 0.75 | $V_{\text{IN}}$ | V    |
| T <sub>A</sub>  | Operating ambient temperature         | -40  | 85              | °C   |
| TJ              | Operating junction temperature        | -40  | 125             | °C   |

#### 6.4 Thermal Information

|                       |                                              | TPS62590   |      |
|-----------------------|----------------------------------------------|------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | DRV (WSON) | UNIT |
|                       |                                              | 6 PINS     |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 67.8       | °C/W |
| $R_{\theta JC(top)}$  | Junction-to-case (top) thermal resistance    | 88.5       | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 37.2       | °C/W |
| $\Psi_{JT}$           | Junction-to-top characterization parameter   | 2.0        | °C/W |
| $\Psi_{JB}$           | Junction-to-board characterization parameter | 37.6       | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 7.9        | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.



### 6.5 Electrical Characteristics

Over full operating ambient temperature range, typical values are at  $T_A = 25^{\circ}$ C. Unless otherwise noted, specifications apply for condition  $V_{IN} = EN = 3.6$  V. External components  $C_{IN} = 10$  µF 0603,  $C_{OUT} = 10$  µF 0603, L = 2.2 µH, refer to parameter measurement information.

|                       | PARAMETER                                              | TEST CONDITIONS                                                                                                                                   | MIN   | TYP  | MAX          | UNIT |
|-----------------------|--------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|-------|------|--------------|------|
| SUPPLY                |                                                        | · · · · · · · · · · · · · · · · · · ·                                                                                                             |       |      |              |      |
| V <sub>IN</sub>       | Input voltage range                                    |                                                                                                                                                   | 2.5   |      | 5.5          | V    |
|                       |                                                        | V <sub>IN</sub> 2.7 V to 5.5 V                                                                                                                    |       |      | 1000         |      |
| I <sub>OUT</sub>      | Output current                                         | V <sub>IN</sub> 2.5 V to 2.7 V                                                                                                                    |       |      | 600          | mA   |
|                       |                                                        | $I_{OUT} = 0$ mA, PFM mode enabled<br>(MODE = GND) device not switching, see <sup>(1)</sup>                                                       |       | 15   |              | μA   |
| IQ                    | Operating quiescent current                            | $    I_{OUT} = 0 \text{ mA, switching with no load} \\ (MODE = V_{IN}) \text{ PWM operation,} \\ V_{OUT} = 1.8 \text{ V, } V_{IN} = 3 \text{ V} $ |       | 3.8  |              | mA   |
| I <sub>SD</sub>       | Shutdown current                                       | EN = GND                                                                                                                                          |       | 0.5  |              | μA   |
|                       | Indemicite go lookout throohold                        | Falling                                                                                                                                           |       | 1.85 |              | V    |
| UVLO                  | Undervoltage lockout threshold                         | Rising                                                                                                                                            |       | 1.95 |              | V    |
| ENABLE,               | MODE                                                   | · · · · ·                                                                                                                                         |       |      |              |      |
| V <sub>IH</sub>       | High level input voltage, EN,<br>MODE                  | $2.5 V \le V_{IN} \le 5.5 V$                                                                                                                      | 1     |      | $V_{\rm IN}$ | V    |
| V <sub>IL</sub>       | Low level input voltage, EN,<br>MODE                   | $2.5 \text{ V} \leq \text{V}_{\text{IN}} \leq 5.5 \text{ V}$                                                                                      | 0     |      | 0.4          | V    |
| I <sub>IN</sub>       | Input bias current, EN, MODE                           | EN, MODE = GND or $V_{IN}$                                                                                                                        |       | 0.01 | 1            | μA   |
| POWER S               | WITCH                                                  |                                                                                                                                                   |       |      |              |      |
| Р                     | High side MOSFET on-resistance                         |                                                                                                                                                   |       | 250  |              |      |
| R <sub>DS(on)</sub>   | Low side MOSFET on-resistance                          | $V_{IN} = V_{GS} = 3.6 \text{ V}, \text{ T}_{A} = 25^{\circ}\text{C}$                                                                             |       | 190  |              | mΩ   |
| I <sub>LIMF</sub>     | Forward current limit MOSFET<br>high side and low side | $V_{IN} = V_{GS} = 3.6 V$                                                                                                                         | 1.19  | 1.4  | 1.68         | А    |
| т                     | Thermal shutdown                                       | Increasing junction temperature                                                                                                                   |       | 140  |              | °C   |
| T <sub>SD</sub>       | Thermal shutdown hysteresis                            | Decreasing junction temperature                                                                                                                   | 20    |      |              | C    |
| OSCILLAT              | FOR                                                    |                                                                                                                                                   |       |      |              |      |
| f <sub>SW</sub>       | Oscillator frequency                                   | $2.5 \text{ V} \leq \text{V}_{\text{IN}} \leq 5.5 \text{ V}$                                                                                      |       | 2.25 |              | MHz  |
| OUTPUT                |                                                        |                                                                                                                                                   |       |      |              |      |
| Vo                    | Adjustable output voltage range                        |                                                                                                                                                   | 0.75  |      | VI           | V    |
| V <sub>REF</sub>      | Reference voltage                                      |                                                                                                                                                   |       | 600  |              | mV   |
| V <sub>FB(PWM)</sub>  | Feedback voltage                                       | MODE = V <sub>IN</sub> , PWM operation,<br>2.5 V $\leq$ V <sub>IN</sub> $\leq$ 5.5 V, see <sup>(2)</sup>                                          | -2.5% | 0%   | 2.5%         |      |
| V <sub>FB(PFM)</sub>  | Feedback voltage PFM mode                              | MODE = GND, device in PFM mode,<br>+1% voltage positioning active, see <sup>(1)</sup>                                                             |       | 1%   |              |      |
|                       | Load regulation                                        |                                                                                                                                                   |       | -1   |              | %/A  |
| t <sub>Start Up</sub> | Start-up time                                          | Time from active EN to reach 95% of $V_{\text{OUT}}$                                                                                              |       | 500  |              | μs   |
| t <sub>Ramp</sub>     | V <sub>OUT</sub> ramp-up time                          | Time to ramp from 5% to 95% of $V_{\mbox{OUT}}$                                                                                                   |       | 250  |              | μs   |
| l <sub>lkg</sub>      | Leakage current into SW pin                            | $V_{IN}$ = 3.6 V, $V_{IN}$ = $V_{OUT}$ = $V_{SW}$ , EN = GND, see <sup>(3)</sup>                                                                  |       | 0.1  | 1            | μA   |

In PFM mode, the internal reference voltage is set to typical 1.01 x V<sub>REF</sub> . See the parameter measurement information. (1)

(2)

For  $V_{IN} = V_{OUT} + 1 V$ . In fixed output voltage versions, the internal resistor divider network is disconnected from FB pin. (3)



# 6.6 Typical Characteristics





## 7 Detailed Description

#### 7.1 Overview

The TPS62590 step-down converter operates with typically 2.25-MHz fixed frequency pulse width modulation (PWM) at moderate to heavy load currents. At light load currents, the converter can automatically enter power save mode and operates then in pulse frequency modulation (PFM) mode.

During PWM operation, the converter use a unique fast response voltage mode controller scheme with input voltage feed-forward to achieve good line and load regulation allowing the use of small ceramic input and output capacitors. At the beginning of each clock cycle initiated by the clock signal, the high-side MOSFET switch is turned on. The current flows now from the input capacitor through the high-side MOSFET switch through the inductor to the output capacitor and load. During this phase, the current ramps up until the PWM comparator trips and the control logic turns off the switch. The current limit comparator also turns off the switch if the current limit of the high-side MOSFET switch is exceeded. After a dead time preventing shoot through current, the low-side MOSFET rectifier is turned on and the inductor current ramps down. The current flows now from the inductor to the output capacitor and to the load. It returns to the inductor through the low-side MOSFET rectifier.

The next cycle is initiated by the clock signal again turning off the low-side MOSFET rectifier and turning on the high-side MOSFET switch.

#### Current Softstart Limit Comparator VIN Thermal VOUT RAMP VIN Shutdown CONTROL High Side Reference ΕN PFM Comp 0.6 V VREF FB VREF Undervoltage MODE Lockout 1.8 V Gate Driver Control MODE Anti Stage Error Amp Shoot-Through VREF Integrato PWM Zero-Pole FB Comp AMP GND Low Side 2 25 MHz Current Sawtooth Limit Comparator Oscillator Generator

#### 7.2 Functional Block Diagram

SW

GND

TEXAS INSTRUMENTS

www.ti.com

#### 7.3 Feature Description

#### 7.3.1 Dynamic Voltage Positioning

This feature reduces the voltage undershoots and overshoots at load steps from light to heavy load and vice versa. It is active in power-save mode and regulates the output voltage 1% higher than the nominal value. This provides more headroom for both the voltage drop at a load step, and the voltage increase at a load throw-off.



Figure 5. Power-Save Mode Operation

#### 7.3.2 Undervoltage Lockout

The undervoltage lockout circuit prevents the device from malfunctioning at low input voltages and from excessive discharge of the battery and disables the output stage of the converter. The undervoltage lockout threshold is typically 1.85 V with falling  $V_{IN}$ .

#### 7.3.3 Mode Selection

The MODE pin allows mode selection between forced PWM mode and power-save mode.

Connecting this pin to GND enables the power-save mode with automatic transition between PWM and PFM mode. Pulling the MODE pin high forces the converter to operate in fixed frequency PWM mode even at light load currents. This allows simple filtering of the switching frequency for noise-sensitive applications. In this mode, the efficiency is lower compared to the power-save mode during light loads.

The condition of the MODE pin can be changed during operation and allows efficient power management by adjusting the operation mode of the converter to the specific system requirements.

#### 7.3.4 Enable

The device is enabled setting EN pin to high. During the start-up time  $t_{Start Up}$  the internal circuits are settled. Afterwards, the device activates the soft-start circuit. The EN input can be used to control power sequencing in a system with various DC–DC converters. The EN pin can be connected to the output of another converter, to drive the EN pin high and getting a sequencing of supply rails. With EN = GND, the device enters shutdown mode. In this mode, all circuits are disabled. In fixed output voltage versions, the internal resistor divider network is disconnected from FB pin.

#### 7.3.5 Thermal Shutdown

As soon as the junction temperature  $T_J$  exceeds 140°C (typical) the device goes into thermal shutdown. In this mode, the high-side and low-side MOSFETs are turned off. The device continues its operation when the junction temperature falls below the thermal shutdown hysteresis.



#### 7.4 Device Functional Modes

The TPS62590 has an internal soft-start circuit that controls the ramp up of the output voltage. The output voltage ramps up from 5% to 95% of its nominal value within typical 250  $\mu$ s. This limits the inrush current in the converter during ramp up and prevents possible input voltage drops when a battery or high impedance power source is used. The soft start circuit is enabled within the start up time t<sub>Start Up</sub>.

#### 7.4.2 Power-Save Mode

The power-save mode is enabled with MODE pin set to low level. If the load current decreases, the converter will enter power save mode operation automatically. During power save mode the converter skips switching and operates with reduced frequency in PFM mode with a minimum quiescent current to maintain high efficiency. The converter will position the output voltage +1% above the nominal output voltage typically. This voltage positioning feature minimizes voltage drops caused by a sudden load step.

The transition from PWM mode to PFM mode occurs once the inductor current in the low-side MOSFET switch becomes zero, which indicates discontinuous conduction mode.

During the power-save mode the output voltage is monitored with a PFM comparator. As the output voltage falls below the PFM comparator threshold of  $V_{OUT}$  nominal +1%, the device starts a PFM current pulse. For this the high-side MOSFET switch will turn on and the inductor current ramps up. After the ON-time expires, the switch is turned off and the low-side MOSFET switch is turned on until the inductor current becomes zero.

The converter effectively delivers a current to the output capacitor and the load. If the load is below the delivered current, the output voltage will rise. If the output voltage is equal to or higher than the PFM comparator threshold, the device stops switching and enters a sleep mode with typical 15-µA current consumption.

If the output voltage is still below the PFM comparator threshold, a sequence of further PFM current pulses are generated until the PFM comparator threshold is reached. The converter starts switching again once the output voltage drops below the PFM comparator threshold.

With a fast single threshold comparator, the output voltage ripple during PFM mode operation can be kept small. The PFM pulse is time controlled, which allows to modify the charge transferred to the output capacitor by the value of the inductor. The resulting PFM output voltage ripple and PFM frequency depend in first order on the size of the output capacitor and the inductor value. Increasing output capacitor values and inductor values will minimize the output ripple. The PFM frequency decreases with smaller inductor values and increases with larger values.

The PFM mode is left and PWM mode entered in case the output current can not longer be supported in PFM mode. The power save mode can be disabled through the MODE pin set to high. The converter will then operate in fixed frequency PWM mode.

#### 7.4.3 100% Duty Cycle Low Dropout Operation

The device starts to enter 100% duty cycle mode once the input voltage comes close the nominal output voltage. To maintain the output voltage, the high-side MOSFET switch is turned on 100% for one or more cycles.

With further decreasing  $V_{IN}$  the high side MOSFET switch is turned on completely. In this case, the converter offers a low input-to-output voltage difference. This is particularly useful in battery-powered applications to achieve longest operation time by taking full advantage of the whole battery voltage range.

The minimum input voltage to maintain regulation depends on the load current and output voltage, and can be calculated by Equation 1:

 $V_{IN}min = V_{OUT}max + I_{OUT}max \times R_{DS(on)}max + R_L)$ 

where

- I<sub>OUT</sub>max = Maximum output current plus inductor ripple current
- R<sub>DS(on)</sub>max = Maximum P-channel switch R<sub>DS(on)</sub>
- R<sub>L</sub> = DC resistance of the inductor
- V<sub>OUT</sub>max = Nominal output voltage plus maximum output voltage tolerance

(1)



## **Device Functional Modes (continued)**

#### 7.4.4 Short-Circuit Protection

The high-side and low side MOSFET switches are short-circuit protected with maximum switch current equal to  $I_{LIMF}$ . The current in the switches is monitored by current limit comparators. Once the current in the high-side MOSFET switch exceeds the threshold of its current limit comparator, it turns off and the low-side MOSFET switch is activated to ramp down the current in the inductor and high-side MOSFET switch. The high-side MOSFET switch can only turn on again, once the current in the low-side MOSFET switch has decreased below the threshold of its current limit comparator.



## 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 8.1 Application Information

The TPS62590 device is a high-efficiency synchronous step-down DC–DC converter featuring power-save mode or 2.25-MHz fixed frequency operation.

#### 8.2 Typical Application



Figure 6. TPS62590DRV Adjustable 1.8 V

#### 8.2.1 Design Requirements

The device operates over an input voltage range from 2.5 V to 5.5 V. The output voltage is adjustable using an external feedback divider.

#### 8.2.2 Detailed Design Procedure

#### 8.2.2.1 Output Voltage Setting

The output voltage can be calculated by Equation 2 with the internal reference voltage  $V_{REF} = 0.6$  V typically.

$$V_{OUT} = V_{REF} \times \left(1 + \frac{R1}{R2}\right)$$
(2)

To minimize the current through the feedback divider network, R2 should be 180 k $\Omega$  or 360 k $\Omega$ . The sum of R1 and R2 should not exceed ~1 M $\Omega$ , to keep the network robust against noise. An external feed forward capacitor C1 is required for optimum load transient response. The value of C1 should be in the range between 22 pF and 33 pF.

Route the FB line away from noise sources, such as the inductor or the SW line.

#### 8.2.2.2 Output Filter Design (Inductor and Output Capacitor)

The TPS62590 is designed to operate with inductors in the range of 1.5  $\mu$ H to 4.7  $\mu$ H and with output capacitors in the range of 4.7  $\mu$ F to 22  $\mu$ F. The part is optimized for operation with a 2.2- $\mu$ H inductor and 10- $\mu$ F output capacitor. Larger or smaller inductor values can be used to optimize the performance of the device for specific operation conditions. For stable operation, the L and C values of the output filter may not fall below 1- $\mu$ H effective inductance and 3.5- $\mu$ F effective capacitance.

#### 8.2.2.2.1 Inductor Selection

The inductor value has a direct effect on the ripple current. The selected inductor has to be rated for its DC resistance and saturation current. The inductor ripple current ( $\Delta I_L$ ) decreases with higher inductance and increases with higher V<sub>IN</sub> or V<sub>OUT</sub>.

Copyright © 2009–2015, Texas Instruments Incorporated

#### **Typical Application (continued)**

The inductor selection has also impact on the output voltage ripple in PFM mode. Higher inductor values will lead to lower output voltage ripple and higher PFM frequency, lower inductor values will lead to a higher output voltage ripple but lower PFM frequency.

Equation 3 calculates the maximum inductor current under static load conditions. The saturation current of the inductor should be rated higher than the maximum inductor current as calculated with Equation 4. This is recommended because during heavy load transient the inductor current will rise above the calculated value.

$$\Delta I_{L} = V_{OUT} \times \frac{1 - \frac{V_{OUT}}{V_{IN}}}{L \times f}$$
$$I_{L}max = I_{OUT}max + \frac{\Delta I_{L}}{2}$$

where

- f = Switching frequency (2.25 MHz typical)
- L = Inductor value
- $\Delta I_L$  = Peak-to-peak inductor ripple current
- I<sub>Lmax</sub> = Maximum inductor current

(4)

(3)

A more conservative approach is to select the inductor current rating just for the maximum switch current of the corresponding converter.

Accepting larger values of ripple current allows the use of low inductance values, but results in higher output voltage ripple, greater core losses, and lower output current capability.

The total losses of the coil have a strong impact on the efficiency of the DC–DC conversion and consist of both the losses in the DC resistance ( $R_{(DC)}$ ) and the following frequency-dependent components:

- The losses in the core material (magnetic hysteresis loss, especially at high switching frequencies)
- Additional losses in the conductor from the skin effect (current displacement at high frequencies)
- Magnetic field losses of the neighboring windings (proximity effect)
- Radiation losses

| DIMENSIONS [mm <sup>3</sup> ] | INDUCTOR TYPE | SUPPLIER  |
|-------------------------------|---------------|-----------|
| 3 × 3 × 1.5                   | LPS3015       | Coilcraft |
| 3 × 3 × 1.5                   | LQH3NPN2R2NM0 | MURATA    |
| 3.2 × 2.6 × 1.2               | MIPSA3226D2R2 | FDK       |

#### Table 1. List of Inductors

#### 8.2.2.2.2 Output Capacitor Selection

The advanced fast-response voltage mode control scheme of the TPS62590 allows the use of tiny ceramic capacitors. Ceramic capacitors with low ESR values have the lowest output voltage ripple and are recommended. The output capacitor requires either an X7R or X5R dielectric. Y5V and Z5U dielectric capacitors, aside from their wide variation in capacitance over temperature, become resistive at high frequencies.

At nominal load current, the device operates in PWM mode and the RMS ripple current is calculated by Equation 5:

$$I_{RMSC_{OUT}} = V_{OUT} \times \frac{1 - \frac{V_{OUT}}{V_{IN}}}{L \times f} \times \frac{1}{2 \times \sqrt{3}}$$

(5)

At nominal load current, the device operates in PWM mode and the overall output voltage ripple is the sum of the voltage spike caused by the output capacitor ESR plus the voltage ripple caused by charging and discharging the output capacitor shown in Equation 6:



(6)

$$\Delta V_{OUT} = V_{OUT} \times \frac{1 - \frac{V_{OUT}}{V_{IN}}}{L \times f} \times \left(\frac{1}{8 \times Cout \times f} + ESR\right)$$

At light load currents the converter operates in power save mode and the output voltage ripple is dependent on the output capacitor and inductor value. Larger output capacitor and inductor values minimize the voltage ripple in PFM mode and tighten DC output accuracy in PFM mode.

#### 8.2.2.2.3 Input Capacitor Selection

、,

The buck converter has a natural pulsating input current; therefore, a low ESR input capacitor is required for best input voltage filtering and minimizing the interference with other circuits caused by high input voltage spikes. For most applications, a  $10-\mu$ F ceramic capacitor is recommended. The input capacitor can be increased without any limit for better input voltage filtering.

Take care when using only small ceramic input capacitors. When a ceramic capacitor is used at the input and the power is being supplied through long wires, such as from a wall adapter, a load step at the output or  $V_{IN}$  step on the input can induce ringing at the VIN pin. The ringing can couple to the output and be mistaken as loop instability or could even damage the part by exceeding the maximum ratings.

#### Table 2. List of Capacitor

| CAPACITANCE | TYPE              | SIZE                                | SUPPLIER |
|-------------|-------------------|-------------------------------------|----------|
| 10 µF       | GRM188R60J106M69D | 0603 1.6 × 0.8 × 0.8mm <sup>3</sup> | Murata   |

Table 3 shows the list of components for the *Application Curves*.

| Table | 3. | List | of | Components |
|-------|----|------|----|------------|
|-------|----|------|----|------------|

| COMPONENT REFERENCE             | PART NUMBER                                       | MANUFACTURER | VALUE                     |  |  |  |  |
|---------------------------------|---------------------------------------------------|--------------|---------------------------|--|--|--|--|
| C <sub>IN</sub>                 | GRM188R60J106M                                    | Murata       | 10 µF, 6.3-V. X5R Ceramic |  |  |  |  |
| C <sub>OUT</sub>                | GRM188R60J106M                                    | Murata       | 10 µF, 6.3-V. X5R Ceramic |  |  |  |  |
| C <sub>1</sub>                  |                                                   | Murata       | 22-pF, COG Ceramic        |  |  |  |  |
| L <sub>1</sub>                  | LPS3015                                           | Coilcraft    | 2.2 μH, 110 mΩ            |  |  |  |  |
| R <sub>1</sub> , R <sub>2</sub> | Values depending on the programmed output voltage |              |                           |  |  |  |  |



#### 8.2.3 Application Curves







TEXAS INSTRUMENTS

www.ti.com

**TPS62590** 

SLVS897C-JANUARY 2009-REVISED DECEMBER 2015



## 8.3 System Example



Figure 21. TPS62590DRV Adjustable 3.3 V

# 9 Power Supply Recommendations

The TPS62590 device has no special requirements for its input power supply. The output current of the input power supply needs to be rated according to the supply voltage, output voltage and output current of the TPS62590.



# 10 Layout

## **10.1 Layout Guidelines**

As for all switching power supplies, the layout is an important step in the design. Proper function of the device demands careful attention to PCB layout. Take care in board layout to get the specified performance. If the layout is not carefully done, the regulator could show poor line and/or load regulation, stability issues as well as EMI problems. It is critical to provide a low inductance, impedance ground path. Therefore, use wide and short traces for the main current paths. The input capacitor should be placed as close as possible to the IC pins as well as the inductor and output capacitor.

Connect the GND pin of the device to the exposed thermal pad of the PCB and use this pad as a star point. Use a common power GND node and a different node for the signal GND to minimize the effects of ground noise. Connect these ground nodes together to the exposed thermal pad (star point) underneath the IC. Keep the common path to the GND pin, which returns the small signal components and the high current of the output capacitors as short as possible to avoid ground noise. The FB line should be connected right to the output capacitor and routed away from noisy components and traces (for example, the SW line).

## 10.2 Layout Example



Figure 22. PCB Layout

TEXAS INSTRUMENTS

www.ti.com

## **11** Device and Documentation Support

#### 11.1 Device Support

#### 11.1.1 Third-Party Products Disclaimer

TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE.

#### **11.2 Documentation Support**

#### 11.2.1 Related Documentation

For related documentation, see the following: TPS62290 2.25MHz 1A Step-Down Converter in 2x2mm SON Package, SLVS764

#### **11.3 Community Resources**

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support TI's Design Support** Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 11.4 Trademarks

E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.

#### 11.5 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### 11.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



## PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| TPS62590DRVR     | ACTIVE        | WSON         | DRV                | 6    | 3000           | RoHS & Green    | NIPDAUAG                             | Level-1-260C-UNLIM   | -40 to 85    | OAL                     | Samples |
| TPS62590DRVT     | ACTIVE        | WSON         | DRV                | 6    | 250            | RoHS & Green    | NIPDAUAG                             | Level-1-260C-UNLIM   | -40 to 85    | OAL                     | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW**: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



#### OTHER QUALIFIED VERSIONS OF TPS62590 :

• Automotive : TPS62590-Q1

NOTE: Qualified Version Definitions:

• Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

## TAPE AND REEL INFORMATION





# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |   |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| TPS62590DRVR                | WSON            | DRV                | 6 | 3000 | 179.0                    | 8.4                      | 2.2        | 2.2        | 1.2        | 4.0        | 8.0       | Q2               |
| TPS62590DRVT                | WSON            | DRV                | 6 | 250  | 179.0                    | 8.4                      | 2.2        | 2.2        | 1.2        | 4.0        | 8.0       | Q2               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

26-Dec-2020



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS62590DRVR | WSON         | DRV             | 6    | 3000 | 200.0       | 183.0      | 25.0        |
| TPS62590DRVT | WSON         | DRV             | 6    | 250  | 200.0       | 183.0      | 25.0        |

# **DRV 6**

# **GENERIC PACKAGE VIEW**

# WSON - 0.8 mm max height PLASTIC SMALL OUTLINE - NO LEAD



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



# **DRV0006D**



# **PACKAGE OUTLINE**

# WSON - 0.8 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.2. This drawing is subject to change without notice.3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



# **DRV0006D**

# **EXAMPLE BOARD LAYOUT**

# WSON - 0.8 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).

5. Vias are optional depending on application, refer to device data sheet. If some or all are implemented, recommended via locations are shown.



# **DRV0006D**

# **EXAMPLE STENCIL DESIGN**

# WSON - 0.8 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



# IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated