

#### www.ti.com.cn

#### ZHCS431-SEPTEMBER 2011

# 具有集成型 FET 的 4.5-V 至 16-V 输入、高电流、3 个同步降压 DC-DC转 换器和 2 个USB开关

查询样品: TPS65258

#### 特性

- 高跨度输入供电电压范围: 4.5 V 16 V
- 0.8-V, 1% 准确度参考
- 连续载荷:
- 3 A (降压转换器 1), 2 A (降压转换器 2 和 3)
- 最大电流:
   3.5 A (降压转换器 1), 2.5 A (降压转换器 2 和 3)
- 同步运行,外部电阻器设定的300-kHz 2.2-MH开 关频率
- 具有内置电流源的外部使能引脚,用于简单排序

- 外部软启动引脚
- 外部电阻器设定的可调逐周期电流限值
- 具有简单补偿电路的电流模式控制
- 自动低脉冲跳跃 (PSM) 功率模式, 允许一个小于2% 的输出电流脉动
- 强制**PWM**模式
- 支持预偏置输出
- 电源正常监视器和复位发生器
- 2个具有过载和过热保护功能的 1-A USB 电源开关
- 小型, 高热效40-针 6-mm x 6-mm RHA (QFN)封装
- -40°C 到 125°C 结点温度范围

# 说明/订购信息

**TPS65258** 是一个具有**3**个降压变换器的电源管理集成电路(IC).由于具有集成的高侧和低侧**MOSFET**,它能够提供更高效的完全同步转换。此类转换器设计用于简化应用,同时可以使设计人员根据目标应用对它们的使用进行优化。

此转换器可运行在 5-, 9-, 12- 或者 15-V 系统。可使用电阻分压器从外部对输出电压值进行设置,此电压值可以是 0.8 V至输入电压减去转换器通路上的电阻性压降后所得电压值间的任意数值。每个转换器特有一个使能引脚,它 允许针对排序用途的延迟启动,软启动引脚可通过选择软启动电容对软启动时间进行调节,而一个限流(RLIM)引 脚使得设计人员能够通过选择一个外部电阻器来调节电流限值并优化电感器的选择。所用的转换器都运行在"断续 模式":一旦任何一个转换器感应到超过 10ms 的过载电流,它们将关闭 10ms,然后将会重试启动序列。如果过载 已被排除,则转换器将逐步启动并正常运转。如果情况不是这样的话,转换器将之视为另外的过载事件并再次关闭,此过程(断续)将一直重复直到故障被清除。如果过载持续时间少于 10ms,则只有受到影响的转换器会关闭、然后重启动,这不会引起全局的断续模式。

转换器的开关频率由一个连接至 ROSC引脚的外部电阻器设定。 开关式稳压器设计工作频率为300 kHz 至 1.2 MHz。 转换器彼此 180° 异相操作以将输入滤波器要求降到最低。 所有转换器具有峰值电流模式控制以简化外部频 率补偿。

此设备有一个内置斜率特性补偿斜波来防止在峰值电流模式控制中的次谐波振荡。一个传统II类补偿网络能够稳定 系统并实现快速瞬态反映。而且,一个与反馈分频器上层电阻并行的可选电容提供10倍的交叉频率并使得交叉频 率超过100kHz。

所有转换器特有一个自动低功耗脉冲**PFM**模式,此模式可在轻负载和待机运行时提升效能,同时保证一个非常低的 输出脉动,允许的值比低输出电压时少 2%。

这个设备包含一个过载电压瞬时保护电路以将电压过冲降到最低。通过一个能比较FB引脚电压与OVP阀值电压(内部电压参考的109%)的电路,OVP可将输出过冲最小化。如果FB引脚电压大于OVTP阀值时,高侧MOSFET被置成无效以防止电流流向输出并将输出过冲降到最低.当FB电压下降至低于OVP较低阀值(内部参考电压的107%)时,高侧MOSFET可启动下一个时钟周期。



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

TPS65258 特有一个监视电路,用于监视每个降压输出并且一旦排序完成,PGOOD引脚就被启用。PGOOD引脚 具备漏极开路输出功能。当任何一个降压转换器被拉低至额定输出电压的85%的时候,PGOOD引脚被置成低输入 电平。当所有转换器的输出超过它额定输出电压的90%的时候,PGOOD引脚被置成高输入电平。默认重置时间 为100ms。PGOOD的极性是高电平有效。

这 2 个USB 开关为下游USB设备提供所需的高达 1-A 电流。 当输出负载超出电流限制阈值或短路出现时,通过切换到恒定电流模式,上拉过载逻辑输出低电平,PMU将输出电流限制在安全水平上。 当开关中的持续高过载和短路使功率耗散增加进而引起结点温度上升时,则一个过热警告保护电路会关闭此USB开关并允许降压转换器开始运行。

如果结点温度超过 160°C时,此设备执行一个内部热关断以对自身进行保护。当结点温度超过热敏断路阀值的时候,热关断强制设备停止运行。一旦温度减至低于 140°C,此设备重新启动加电序列。 热关断滞后保护温度为 20°C。

#### 订购信息(1)

| T <sub>A</sub> | 封装(2)             |             | 器件型号         | 正面标记     |
|----------------|-------------------|-------------|--------------|----------|
| -40°C 至 125°C  | 40-引脚 (QFN) - RHA | 卷盘( 2500 片) | TPS65258RHAR | TPS65258 |

(1) 如需了解最新的封装及订购信息,敬请查看本文档末的"封装选项附录",或查看 TI 网站 www.ti.com.cn。

(2) 封装图样、热数据和符号可登录 www.ti.com/packaging 获取。



#### www.ti.com.cn

ZHCS431 – SEPTEMBER 2011

This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.



### FUNCTIONAL BLOCK DIAGRAM

TEXAS INSTRUMENTS

ZHCS431-SEPTEMBER 2011

#### **TYPICAL APPLICATION**







www.ti.com.cn



| <b>TPS65258</b> |
|-----------------|
|-----------------|



www.ti.com.cn

## **TERMINAL FUNCTIONS**

| NAME        | NO.    | I/O | DESCRIPTION                                                                                                                                                     |
|-------------|--------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RLIM3       | 1      | I   | Current limit setting for Buck3. Fit a resistor from this pin to ground to set the peak current limit on the output inductor.                                   |
| SS3         | 2      | I   | Soft start pin for Buck3. Fit a small ceramic capacitor to this pin to set the converter soft start time.                                                       |
| COMP3       | 3      | 0   | Compensation for Buck3. Fit a series RC circuit to this pin to complete the compensation circuit of this converter.                                             |
| FB3         | 4      | I   | Feedback pin for Buck3. Connect a divider set to 0.8 V from the output of the converter to ground.                                                              |
| USB2_EN     | 5      | I   | Enable input, high turns on the switch                                                                                                                          |
| ROSC        | 6      | I   | Oscillator set. This resistor sets the frequency of internal autonomous clock.                                                                                  |
| FB1         | 7      | I   | Feedback pin for Buck1. Connect a divider set to 0.8 V from the output of the converter to ground.                                                              |
| COMP1       | 8      | 0   | Compensation pin for Buck1. Fit a series RC circuit to this pin to complete the compensation circuit of this converter.                                         |
| SS1         | 9      | I   | Soft-start pin for Buck1. Fit a small ceramic capacitor to this pin to set the converter soft-start time.                                                       |
| RLIM1       | 10     | I   | Current limit setting pin for Buck1. Fit a resistor from this pin to ground to set the peak current limit on the output inductor.                               |
| EN1         | 11     | I   | Enable pin for Buck1. A high signal on this pin enables the regulator<br>Buck. For a delayed start-up add a small ceramic capacitor from this pin<br>to ground. |
| BST1        | 12     |     | Bootstrap capacitor for Buck1. Fit a 47-nF ceramic capacitor from this pin to the switching node.                                                               |
| VIN1        | 13     | I   | Input supply for Buck1. Fit a 10-µF ceramic capacitor close to this pin.                                                                                        |
| LX1         | 14, 15 | 0   | Switching node for Buck1                                                                                                                                        |
| LX2         | 16, 17 | 0   | Switching node for Buck2                                                                                                                                        |
| VIN2        | 18     | I   | Input supply for Buck2. Fit a 10-µF ceramic capacitor close to this pin.                                                                                        |
| BST2        | 19     |     | Bootstrap capacitor for Buck2. Fit a 47-nF ceramic capacitor from this pin to the switching node.                                                               |
| EN2         | 20     | I   | Enable pin for Buck2. A high signal on this pin enables the regulator. For a delayed start-up add a small ceramic capacitor from this pin to ground.            |
| RLIM2       | 21     | I   | Current limit setting pin for Buck2. Fit a resistor from this pin to ground to set the peak current limit on the output inductor.                               |
| SS2         | 22     | I   | Soft-start pin for Buck2. Fit a small ceramic capacitor to this pin to set the converter soft-start time.                                                       |
| COMP2       | 23     | 0   | Compensation pin for Buck2. Fit a series RC circuit to this pin to complete the compensation circuit of this converter.                                         |
| FB2         | 24     | I   | Feedback input for Buck2. Connect a divider set to 0.8 V from the output of the converter to ground.                                                            |
| F_PWM       | 25     |     | Forces PWM operation in all converters when set high. If low converters will operate in automatic PFM/PWM mode.                                                 |
| USB2_nFAULT | 26     | I   | USB2 fault flag output, open drain, active low. Asserted when overcurrent or over temperature condition is detected in the switch.                              |
| PGOOD       | 27     | 0   | Power good. Open drain output asserted low after all converters and sequenced and within regulation. Polarity is factory selectable (active high default).      |
| V7V         | 28     | 0   | Internal supply. Connect a 10-µF ceramic capacitor from this pin to ground.                                                                                     |
| V3V         | 29     | 0   | Internal supply. Connect a 10-µF ceramic capacitor from this pin to ground.                                                                                     |
| USB2_Vo     | 30     | 0   | USB switch output                                                                                                                                               |
| USB2_VIN    | 31     | I   | USB switch input supply                                                                                                                                         |
| USB1_VIN    | 32     | I   | USB switch input supply                                                                                                                                         |
| USB1_Vo     | 33     | 0   | USB switch output                                                                                                                                               |



#### www.ti.com.cn

#### **TERMINAL FUNCTIONS (continued)**

| NAME        | NO.    | I/O | DESCRIPTION                                                                                                                                          |
|-------------|--------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------|
| USB1_EN     | 34     | I   | Enable input, high turns on the switch                                                                                                               |
| USB1_nFAULT | 35     | I   | USB1 fault flag output, open drain, active low. Asserted when overcurrent or overtemperature condition is detected in the switch.                    |
| LX3         | 36, 37 | 0   | Switching node for Buck3                                                                                                                             |
| VIN3        | 38     | I   | Input supply for Buck3. Fit a 10-µF ceramic capacitor close to this pin.                                                                             |
| BST3        | 39     | I   | Bootstrap capacitor for Buck3. Fit a 47-nF ceramic capacitor from this pin to the switching node.                                                    |
| EN3         | 40     | I   | Enable pin for Buck3. A high signal on this pin enables the converter. For a delayed start-up add a small ceramic capacitor from this pin to ground. |
| PowerPAD    |        |     | PowerPAD. Connect to system ground for electrical and thermal connection.                                                                            |

#### ABSOLUTE MAXIMUM RATINGS (1)

over operating free-air temperature range (unless otherwise noted, all voltages are with respect to GND)

|                  | Voltage range at VIN1, VIN2, VIN3, LX1, LX2, LX3                                                                                        | –0.3 to 18  | V  |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------|-------------|----|
|                  | Voltage range at LX1, LX2, LX3 (maximum withstand voltage transient < 10 ns)                                                            | –3 to 18    | V  |
|                  | Voltage at BST1, BST2, BST3 referenced to LX pin                                                                                        | –0.3 to 7   | V  |
|                  | Voltage at V7V, COMP1, COMP2, COMP3, USB1_Vin, USB1_Vo, USB2_Vin, USB2_Vo                                                               | –0.3 to 7   | V  |
|                  | Voltage at V3V, RLIM1, RLIM2, RLIM3, EN1,EN2, EN3, SS1, SS2, SS3, FB1, FB2,FB3 , PGOOD, ROSC, USB1_EN, USB1_nLIMx, USB2_EN, USB2_nLIMx, | -0.3 to 3.6 | V  |
| TJ               | Operating junction temperature range                                                                                                    | -40 to 125  | °C |
| T <sub>STG</sub> | Storage temperature range                                                                                                               | -55 to 150  | °C |

(1) Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### **RECOMMENDED OPERATING CONDITIONS**

over operating free-air temperature range (unless otherwise noted)

|                |                         | MIN | NOM MAX | UNIT |
|----------------|-------------------------|-----|---------|------|
| VIN            | Input operating voltage | 4.5 | 16      | V    |
| T <sub>A</sub> | Junction temperature    | -40 | 85      | °C   |

### **ELECTROSTATIC DISCHARGE (ESD) PROTECTION**

|                           | MIN  | MAX | UNIT |
|---------------------------|------|-----|------|
| Human body model (HBM)    | 2000 |     | V    |
| Charge device model (CDM) | 500  |     | V    |

#### PACKAGE DISSIPATION RATINGS<sup>(1)</sup>

| PACKAGE | θ <sub>JA</sub> (°C/W) | T <sub>A</sub> = 25°C<br>POWER RATING (W) | T <sub>A</sub> = 55°C<br>POWER RATING (W) | T <sub>A</sub> = 85°C<br>POWER RATING (W) |  |
|---------|------------------------|-------------------------------------------|-------------------------------------------|-------------------------------------------|--|
| RHA     | 30                     | 3.33                                      | 2.3                                       | 1.3                                       |  |

(1) Based on JEDEC 51.5 HIGH K environment measured on a 76.2 x 114 x 0.6-mm board with the following layer arrangement:

(a) Top layer: 2 Oz Cu, 6.7% coverage

(b) Layer 2: 1 Oz Cu, 90% coverage (c) Layer 3: 1 Oz Cu, 90% coverage

(d) Bottom layer: 2 Oz Cu, 20% coverage

(a) 201011 ayon 2 02 00, 2070 00001aye

www.ti.com.cn

# **ELECTRICAL CHARACTERISTICS**

 $T_{\rm J}=-40^{\circ}C$  to 125°C,  $V_{\rm IN}$  = 12 V,  $f_{\rm SW}$  = 500 kHz (unless otherwise noted)

|                             | PARAMETER                                            | TEST CONDITIONS                                                                                                     | MIN            | TYP  | MAX            | UNIT |
|-----------------------------|------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|----------------|------|----------------|------|
| INPUT SUPPLY                | UVLO AND INTERNAL SUPPLY VOLTA                       | AGE                                                                                                                 | 1              |      | <u>.</u>       |      |
| V <sub>IN</sub>             | Input voltage range                                  |                                                                                                                     | 4.5            |      | 16             | V    |
| IDD <sub>SDN</sub>          | Shutdown                                             | EN pin = low for all converters                                                                                     |                | 170  |                | μA   |
| IDD <sub>Q</sub>            | Quiescent (push-button pull-up current not included) | Converters enabled, no load<br>Buck1 = 1.2 V<br>Buck2 = 1.8 V<br>Buck3 = 3.3 V<br>$T_A = 25^{\circ}C$ , F_PWM = Low |                | 600  |                | μA   |
|                             | Quiescent, forced PWM                                | Converters enabled, no load<br>F_PWM = High                                                                         |                | 18   |                | mA   |
| UVLO                        | V <sub>IN</sub> under voltage lockout                | Rising V <sub>IN</sub>                                                                                              |                | 4.22 |                | V    |
| 0110                        |                                                      | Falling V <sub>IN</sub>                                                                                             |                | 4.1  |                | v    |
| UVLO <sub>DEGLITCH</sub>    |                                                      | Both edges                                                                                                          |                | 110  |                | μs   |
| V3p3                        | Internal biasing supply                              |                                                                                                                     |                | 3.3  |                | V    |
| V7V                         | Internal biasing supply                              |                                                                                                                     |                | 6.25 |                | V    |
| V7V <sub>UVLO</sub>         | UVLO for internal V7V rail                           | Rising V7V                                                                                                          |                | 3.8  |                | V    |
|                             |                                                      | Falling V7V                                                                                                         |                | 3.6  |                | v    |
| V7V <sub>UVLO_DEGLITO</sub> | СН                                                   | Falling edge                                                                                                        |                | 110  |                | μs   |
| BUCK CONVER                 | TERS (ENABLE CIRCUIT, CURRENT LI                     | · · · · · · · · · · · · · · · · · · ·                                                                               |                | CY)  | ı              |      |
| V <sub>IH_ENx</sub>         | Enable threshold high                                | V3p3 = 3.2 V - 3.4 V,<br>V <sub>ENx</sub> rising                                                                    | 0.66 x<br>V3p3 |      |                | V    |
| V <sub>IL_ENx</sub>         | Enable treshold low                                  | V3p3 = 3.2 V - 3.4 V,<br>$V_{ENx}$ falling                                                                          |                |      | 0.33 x<br>V3p3 | V    |
| V <sub>IH_F_PWM</sub>       | Enable threshold high                                | V3p3 = 3.2 V - 3.4 V,<br>$V_{ENx}$ rising                                                                           | 0.66 x<br>V3p3 |      |                | V    |
| VIL_F_PWM                   | Enable treshold low                                  | V3p3 = 3.2 V - 3.4 V,<br>$V_{ENx}$ falling                                                                          |                |      | 0.33 x<br>V3p3 | V    |
| ICH <sub>EN</sub>           | Pull up current enable pin                           |                                                                                                                     |                | 1    |                | μA   |
| t <sub>D</sub>              | Discharge time enable pins                           | Power-up                                                                                                            |                | 10   |                | ms   |
| I <sub>SS</sub>             | Soft-start pin current source                        |                                                                                                                     |                | 5    |                | μA   |
| F <sub>SW_BK</sub>          | Converter switching frequency range                  | Set externally with resistor                                                                                        | 0.3            |      | 2.2            | MHz  |
| R <sub>FSW</sub>            | Frequency setting resistor                           |                                                                                                                     | 50             |      | 600            | kΩ   |
| f <sub>SW_TOL</sub>         | Internal oscillator accuracy                         | $f_{SW} = 800 \text{ kHz}$                                                                                          | -10            |      | 10             | %    |
| FEEDBACK, RE                | EGULATION, OUTPUT STAGE                              |                                                                                                                     |                |      |                |      |
| V                           | Feedback voltage                                     | $V_{IN}$ = 12 V , $T_A$ = 25°C                                                                                      | -1%            | 0.8  | 1%             | V    |
| V <sub>FB</sub>             | i eeuback vollage                                    | $V_{IN} = 4.5 \text{ V}$ to 16 V                                                                                    | -2%            | 0.8  | 2%             | v    |
| t <sub>ON_MIN</sub>         | Minimum on time (current sense blanking)             |                                                                                                                     |                |      | 135            | ns   |
| I <sub>LIMIT1</sub>         | Peak inductor current limit range                    |                                                                                                                     | 0.75           |      | 4              | А    |
| I <sub>LIMIT2</sub>         | Peak inductor current limit range                    |                                                                                                                     | 0.75           |      | 3              | А    |
| I <sub>LIMIT3</sub>         | Peak inductor current limit range                    |                                                                                                                     | 0.75           |      | 3              | А    |
| MOSFET (BUCH                | < 1)                                                 |                                                                                                                     |                |      |                |      |
| H.S. Switch                 | On resistance of high side FET on CH1                | 25°C, BOOT = 6.5 V                                                                                                  |                | 95   |                | mΩ   |
| L.S. Switch                 | On resistance of low side FET on CH1                 | 25°C, VIN = 12 V                                                                                                    |                | 50   |                | mΩ   |
| MOSFET (BUC)                | < 2)                                                 |                                                                                                                     |                |      |                |      |
| H.S. Switch                 | On resistance of high side FET on CH2                | 25°C, BOOT = 6.5 V                                                                                                  |                | 120  |                | mΩ   |
|                             | On resistance of low side FET on                     | 25°C, VIN = 12 V                                                                                                    |                | 80   |                | mΩ   |



www.ti.com.cn

# ELECTRICAL CHARACTERISTICS (continued)

 $T_{\rm J}=-40^{\circ}C$  to 125°C,  $V_{\rm IN}$  = 12 V,  $f_{\rm SW}$  = 500 kHz (unless otherwise noted)

|                            | PARAMETER                                                                            | TEST CONDITIONS                                                                                                          | MIN TYP MAX    | UNIT |
|----------------------------|--------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|----------------|------|
| MOSFET (BUCK               | ( 3)                                                                                 |                                                                                                                          |                |      |
| H.S. Switch                | On resistance of high side FET on CH3                                                | 25°C, BOOT = 6.5 V                                                                                                       | 120            | mΩ   |
| L.S. Switch                | On resistance of low side FET on CH3                                                 | 25°C, VIN = 12 V                                                                                                         | 80             | mΩ   |
| ERROR AMPLIF               | FIER                                                                                 |                                                                                                                          |                |      |
| gм                         | Error amplifier transconductance                                                     | -2 μA < ICOMP < 2 μA                                                                                                     | 130            | μΩ   |
| gm <sub>PS</sub>           | COMP to ILX gm                                                                       | I <sub>LX</sub> = 0.5 A                                                                                                  | 10             | A/V  |
| POWER GOOD                 | RESET GENERATOR                                                                      |                                                                                                                          |                |      |
|                            |                                                                                      | Output falling                                                                                                           | 85             |      |
| VUV <sub>BUCKX</sub>       | Threshold voltage for buck under voltage                                             | Output rising (PG will be asserted)                                                                                      | 90             | %    |
| t <sub>UV_deglitch</sub>   | Deglitch time (both edges)                                                           |                                                                                                                          | 11             | ms   |
| ton_HICCUP                 | Hiccup mode ON time                                                                  | VUV <sub>BUCKX</sub> asserted                                                                                            | 12             | ms   |
| toff_HICCUP                | Hiccup mode OFF time                                                                 | All converters disabled. Once<br>t <sub>OFF_HICCUP</sub> elapses, all<br>converters will go through<br>sequencing again. | 20             | ms   |
|                            | Threshold voltage for buck over                                                      | Output rising (high side FET will be forced off)                                                                         | 109            | 0/   |
| VOV <sub>BUCKX</sub>       | voltage                                                                              | Output falling (high side FET will be allowed to switch )                                                                | 107            | %    |
| t <sub>RP</sub>            | minimum reset period                                                                 | Measured after the later of<br>Buck1 or Buck3 power-up<br>successfully                                                   | 100            | ms   |
| THERMAL SHU                | TDOWN                                                                                |                                                                                                                          |                |      |
| T <sub>TRIP</sub>          | Thermal shut down trip point                                                         | Rising temperature                                                                                                       | 160            | °C   |
| T <sub>HYST</sub>          | Thermal shut down hysteresis                                                         | Device re-starts                                                                                                         | 20             | °C   |
| T <sub>TRIP_DEGLITCH</sub> | Thermal shut down deglitch                                                           |                                                                                                                          | 110            | μs   |
| USB SWITCHES               | 6                                                                                    |                                                                                                                          |                |      |
| VIN <sub>USB</sub>         | USB input voltage range                                                              |                                                                                                                          | 3 6            | V    |
| VIH_USB_EN                 | USB_EN high level input voltage                                                      | $V3p3 = 3.2-3.4 V, V_{USB_EN}$ rising                                                                                    | 0.66 x<br>V3p3 | V    |
| V <sub>IL_USB_EN</sub>     | USB_EN low level input voltage                                                       | V3p3 = 3.2-3.4 V, $V_{USB_{EN}}$ falling                                                                                 | 0.33 x<br>V3p3 | V    |
| R <sub>DS_USB</sub>        | Static drain-source on-state resistance                                              | USB_VIN = 5 V and Io_USB = 0.5 A, $T_J = 25^{\circ}C$                                                                    | 120            | mΩ   |
| I <sub>CS_USB</sub>        | USB current limit                                                                    | Increasing USB_Vo current<br>di/dt<1 A/s                                                                                 | 1.2            | А    |
| Kovercurrent               | Overcurrent detection factor<br>Ratio of I <sub>LIM_START</sub> /I <sub>CS_USB</sub> | Increasing USB_Vo current di/dt<<br>1A/s<br>VIN <sub>USB</sub> = 5 V                                                     | 1.5            |      |
| V <sub>USBx_nFAULT</sub>   | USBx_nFAULT output voltage low                                                       | I <sub>USB_ILIM</sub> = 3 mA                                                                                             | 0.4            | V    |
| T <sub>CS_USB</sub>        | USB over current fault deglitch                                                      | Fault assertion due to Over current protection                                                                           | 5              | ms   |
| T <sub>USB_TRIP</sub>      | USB thermal trip point                                                               | Rising temperature                                                                                                       | 130            | °C   |
| T <sub>USB_HYST</sub>      | USB thermal trip hysteresis                                                          | Falling temperature                                                                                                      | 20             | °C   |

EXAS **ISTRUMENTS** 

www.ti.com.cn

#### ZHCS431-SEPTEMBER 2011

**TYPICAL CHARACTERISTICS** 





Buck1 Temp Variation @ 1.2V, 1%Resistor -40°C to 75°C, Buck1 = 3A, Buck2 = 2A, Buck3 = 2A





60



#### Load Regulation: Buck3 @ 3.3V, 1% Resistor Feedback







Copyright © 2011, Texas Instruments Incorporated



2

2





Figure 12.

101

N 15.0mc 250854 A CASE / 1.447

4.0418

Copyright © 2011, Texas Instruments Incorporated

25 50 75 100 125 150 175 200 225 250 275 300 325 350 375 400 Current - mA

Figure 11.

0

0

виск BUCK3 BUCK2 EXAS NSTRUMENTS

www.ti.com.cn

Buttons

#### ZHCS431-SEPTEMBER 2011

# **TYPICAL CHARACTERISTICS (continued)** Detail of Start-Up 4.7nF Fitted to All Enable Pins Power-Up All Converters and PGOOD (Green), No Load Buttons 800.0µs BUCK 1 M 40.0ms 12.5kS/s 80.0µs/pt A Ch2 / 1.36V M 400µs 6.25MS/s A Ch2 / 1.36V 160ns/



500m







Ripple  $T_A = 10^{\circ}C$ , Buck1 = 3A, Buck2 = 2A, Buck3 = 2A



Figure 17.











Figure 18.

Figure 14.

ZHCS431-SEPTEMBER 2011



#### www.ti.com.cn

### **TYPICAL CHARACTERISTICS (continued)**





Figure 19.





Figure 21.





Figure 23.





Figure 20.







#### PFM/PWM Transition (Pin 25 Pulled Low)



Figure 24.



ZHCS431-SEPTEMBER 2011



M 2.0ms 2.5MS/s A Ch4 / 720mA Figure 25.

400ns/k





Figure 27.



Figure 29.

Figure 26.

Ch2 Ch4 100m\ 1.0A



M 10.0ms 2.5MS/s 400ns/p A Ch4 z 680mA



Figure 28.

USB Current Limit Operation (3.3 V)



Figure 30.



ZHCS431-SEPTEMBER 2011

#### www.ti.com.cn





Figure 31.























Figure 36.

**EXAS** INSTRUMENTS

ZHCS431-SEPTEMBER 2011



# **DETAILED DESCRIPTION**

### **Adjustable Switching Frequency**

To select the internal switching frequency, connect a resistor from ROSC to ground. Figure 39 shows the required resistance for a given switching frequency.





$$R_{OSC}(k\Omega) = 174 \bullet f_{SW}^{-1.122}$$

(1)



www.ti.com.cn

#### **Output Inductor Selection**

To calculate the value of the output inductor, use Equation 2.

$$Lo = \frac{Vin - Vout}{Io \cdot K_{ind}} \cdot \frac{Vout}{Vin \cdot fsw}$$
(2)

Kind is a coefficient that represents the amount of inductor ripple current relative to the maximum output current. In general, Kind is normally from 0.1 to 0.3 for the majority of applications. A value of 0.1 will improve the efficiency at light load, while a value of 0.3 will provide the lowest possible cost solution. The ripple current is:

$$Iripple = \frac{Vin - Vout}{Lo} \cdot \frac{Vout}{Vin \cdot fsw}$$
(3)

#### **Output Capacitor**

There are two primary considerations for selecting the value of the output capacitor. The output capacitors are selected to meet load transient and output ripple's requirements. If a minimum transient specification is required use the following equation:

$$Co > \frac{\Delta I_{OUT}^2 \cdot L_o}{V_{out} \cdot \Delta Vout}$$
<sup>(4)</sup>

The following equation calculates the minimum output capacitance needed to meet the output voltage ripple specification.

$$Co > \frac{1}{8 \cdot fsw} \cdot \frac{1}{\frac{V_{RIPPLE}}{V_{RIPPLE}}}$$
(5)

Where  $f_{SW}$  is the switching frequency,  $V_{RIPPLF}$  is the maximum allowable output voltage ripple, and  $V_{RIPPLF}$  is the inductor ripple current.

#### Input Capacitor

A minimum 10-µF X7R/X5R ceramic input capacitor is recommended to be added between VIN and GND of each converter. The input capacitor must handle the RMS ripple current shown in the following equation.

$$Icirms = Iout \cdot \sqrt{\frac{Vout}{Vin\min} \cdot \frac{(Vin\min - Vout)}{Vin\min}}$$

#### **Bootstrap Capacitor**

The device has two integrated boot regulators and requires a small ceramic capacitor between the BST and LX pins to provide the gate drive voltage for the high side MOSFET. The value of the ceramic capacitor should be 0.047 µF. A ceramic capacitor with an X7R or X5R grade dielectric is recommended because of the stable characteristics over temperature and voltage.

#### Soft-Start Time

The device has an internal pull-up current source of 5 µA that charges an external soft-start capacitor to implement a slow start time. Equation 7 shows how to select a soft-start capacitor based on an expected slow start time. The voltage reference (V<sub>REF</sub>) is 0.8 V and the soft-start charge current ( $I_{ss}$ ) is 5 µA. The soft-start circuit requires 1 nF per around 167 µs to be connected at the SS pin. A 0.8-ms soft-start time is implemented for all converters fitting 4.7 nF to the relevant SS pin.

$$T_{ss}(ms) = V_{REF}(V) \cdot \left(\frac{C_{ss}(nF)}{I_{ss}(\mu A)}\right)$$

(7)

17

The Power Good circuit for the bucks has a 10-ms watchdog. Therefore the soft-start time should be lower than this value. It is recommended not to exceed 5 ms.

(6)



# ZHCS431 – SEPTEMBER 2011 Delayed Start-Up

If a delayed start-up is required on any of the buck converters fit a ceramic capacitor to the ENx pins. The delay added is ~1.67 ms per nF connected to the pin. Note that the EN pins have a weak 1-M $\Omega$  pull-up to the 3V3 rail.



Figure 40. Delayed Start-Up

#### **Out-of-Phase Operation**

In order to reduce input ripple current, Buck1 and Buck2 operate 180° out-of-phase. This enables the system having less input ripple, then to lower component cost, save board space and reduce EMI.

#### Adjusting the Output Voltage

The output voltage is set with a resistor divider from the output node to the FB pin. It is recommended to use 1% tolerance or better divider resistors. In order to improve efficiency at light load, start with a value close to 40 k $\Omega$  for the R1 resistor and use Equation 8 to calculate R2.

$$R2 = R1 \cdot \left(\frac{0.8V}{V_o - 0.8V}\right)$$

(8)





Figure 41. Voltage Divider Circuit

#### **Loop Compensation**

TPS65258 is a current mode control DC/DC converter. The error amplifier is a transconductance amplifier with a  $g_M$  of 130 µA/V. A typical compensation circuit could be type II ( $R_c$  and  $C_c$ ) to have a phase margin between 60° and 90°, or type III ( $R_c$  and  $C_c$  and  $C_f$  to improve the converter transient response.  $C_{Roll}$  adds a high frequency pole to attenuate high-frequency noise when needed. It may also prevent noise coupling from other rails if there is possibility of cross coupling in between rails when layout is very compact.



Figure 42. Loop Compensation Scheme

#### ZHCS431-SEPTEMBER 2011

www.ti.com.cn

**NSTRUMENTS** 

**FEXAS** 

To calculate the external compensation components follow the following steps:

|                                                                                                                                                                                                                                                                                                                                                                      | TYPE II CIRCUIT                                                                  | TYPE III CIRCUIT                                                                 |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|----------------------------------------------------------------------------------|
| Select switching frequency that is appropriate for<br>application depending on L, C sizes, output ripple, EMI<br>concerns and etc. Switching frequencies around 500 kHz<br>yield best trade off between performance and cost. When<br>using smaller L and C, switching frequency can be<br>increased. To optimize efficiency, switching frequency can<br>be lowered. |                                                                                  | Use type III circuit for switching frequencies higher than 500 kHz.              |
| Select cross over frequency ( $\rm f_c)$ to be at least 1/5 to 1/10 of switching frequency ( $\rm f_s).$                                                                                                                                                                                                                                                             | Suggested $f_c = f_s/10$                                                         | Suggested $f_c = f_s/10$                                                         |
| Set and calculate R <sub>c</sub> .                                                                                                                                                                                                                                                                                                                                   | $R_{C} = \frac{2\pi \cdot fc \cdot Vo \cdot Co}{g_{M} \cdot Vref \cdot gm_{ps}}$ | $R_{C} = \frac{2\pi \cdot fc \cdot Vo \cdot Co}{g_{M} \cdot Vref \cdot gm_{ps}}$ |
| Calculate C <sub>c</sub> by placing a compensation zero at or before<br>the converter dominant pole<br>$fp = \frac{1}{C_O \cdot R_L \cdot 2\pi}$                                                                                                                                                                                                                     | $C_c = \frac{R_L \cdot Co}{R_c}$                                                 | $C_c = \frac{R_L \cdot Co}{R_c}$                                                 |
| Add C <sub>Roll</sub> if needed to remove large signal coupling to high impedance CMP node. Make sure that $fp_{Roll} = \frac{1}{2 \cdot \pi \cdot R_C \cdot C_{Roll}}$ is at least twice the cross over frequency.                                                                                                                                                  | $C_{Roll} = \frac{\text{Re}sr \cdot Co}{R_C}$                                    | $C_{Roll} = \frac{\text{Re}sr \cdot Co}{R_C}$                                    |
| Calculate C <sub>ff</sub> compensation zero at low frequency.<br>Calculate C <sub>ff</sub> compensation zero at low frequency to boost the phase margin at the crossover frequency. Make sure that the zero frequency ( $f_{zff}$ ) is smaller than equivalent soft-start frequency ( $1/T_{ss}$ ).                                                                  | NA                                                                               | $C_{ff} = \frac{1}{2 \cdot \pi \cdot fz_{ff} \cdot R_1}$                         |

### **Slope Compensation**

The device has a built-in slope compensation ramp. The slope compensation can prevent sub harmonic oscillations in peak current mode control.

# Power Good

The PGOOD pin is an open drain output. The PGOOD pin is pulled low when any buck converter is pulled below 85% of the nominal output voltage. The PGOOD is pulled up when both buck converters' outputs are more than 90% of its nominal output voltage.

The default reset time is 100 ms. The polarity of the PGOOD is active high.

# **Current Limit Protection**

The TPS65258 current limit trip is set by the following formulae:





All converters operate in hiccup mode: Once an over-current lasting more than 10 ms is sensed in any of the converters, they will shut down for 10 ms and then the start-up sequencing will be tried again. If the overload has been removed, the converter will ramp up and operate normally. If this is not the case the converter will see another over-current event and shuts-down again repeating the cycle (hiccup) until the failure is cleared.

If an overload condition lasts for less than 10 ms, only the relevant converter affected will shut-down and re-start and no global hiccup mode will occur.

### **Overvoltage Transient Protection**

The device incorporates an overvoltage transient protection (OVP) circuit to minimize voltage overshoot. The OVP feature minimizes the output overshoot by implementing a circuit to compare the FB pin voltage to OVTP threshold which is 109% of the internal voltage reference. If the FB pin voltage is greater than the OVTP threshold, the high side MOSFET is disabled preventing current from flowing to the output and minimizing output overshoot. When the FB voltage drops lower than the OVTP threshold which is 107%, the high side MOSFET is allowed to turn on the next clock cycle.

Copyright © 2011, Texas Instruments Incorporated

#### Low Power/Pulse Skipping Operation

When a buck synchronous converter operates at light load or standby conditions, the switching losses are the dominant source of power losses. Under these load conditions, TPS65258 uses a pulse skipping modulation technique to reduce the switching losses by keeping the power transistors in the off-state for several switching cycles, while maintaining a regulated output voltage. Figure 43 shows the output voltage and load plus the inductor current.



Figure 43. Low Power/Pulse Skipping

During the burst mode, the converter continuously charges up the output capacitor until the output voltage reaches a certain limit threshold. The operation of the converter in this interval is equivalent to the peak inductor current mode control. In each switch period, the main switch is turned on until the inductor current reaches the peak current limit threshold. As the load increases the number of pulses increases to make sure that the output voltage stays within regulation limits. When the load is very light the low power controller has a zero crossing detector to allow the low side mosfet to operate even in light load conditions. The transistor is not disabled at light loads. A zero crossing detection circuit will disable it when inductor current reverses. During the whole process the body diode does not conduct but is used as blocking diode only.

During the skipping interval, the upper and lower transistors are turned off and the converter stays in idle mode. The output capacitors are discharged by the load current until the moment when the output voltage drops to a low threshold.

The choice of output filter will influence the performance of the low power circuit. The maximum ripple during low power mode can be calculated as:

$$V_{OUT\_RIPPLE} = \frac{K_{RIP}T_S}{C_{OUT}}$$
(12)

Where  $K_{RIP}$  is 1.4 for Buck1 and 0.7 for Buck2 and Buck3. TS can be calculated as:

$$T_{S} = \frac{0.35}{\left[\left(\frac{V_{IN} - V_{OUT}}{L}\right)\frac{V_{OUT}}{V_{IN}}\right]}$$
(13)

#### **USB Switches**

The USB switches are enabled (active high) with the USB\_ENx pin. The switches have a typical resistance of 120 m $\Omega$  and has a fold-back current limit that is typically 25% lower than the overcurrent detection point. If a continuous short-circuit condition is applied to one USB switch output, the USB switches will shut-down once its temperature reaches 130°C, allowing for the buck converters to operate unaffected. Once the USB switch cools down it will restart automatically.



Figure 44. USB Switches

The USB switches are single sided without back-fed protection but the 2 USB switches of TPS65258 can be configured as a back to back switch.



Figure 45. Back to Back Switch

#### **Power Dissipation**

STRUMENTS

The total power dissipation inside TPS65258 should not to exceed the maximum allowable junction temperature of 125°C. The maximum allowable power dissipation is a function of the thermal resistance of the package ( $R_{JA}$ ) and ambient temperature. To calculate the temperature inside the device under continuous loading use the following procedure:

- 1. Define the set voltage for each converter.
- 2. Define the continuous loading on each converter. Make sure do not exceed the converter maximum loading...
- 3. Determine from the graphs below the expected losses in watts per converter inside the device. The losses depend on the input supply, the selected switching frequency, the output voltage and the converter chosen.

TEXAS INSTRUMENTS

#### ZHCS431-SEPTEMBER 2011

www.ti.com.cn

(14)



Figure 46. Power Dissipation Curves

- 4. Add additional losses due to the operation of the USB switches.
- 5. To calculate the maximum temperature inside the IC use the following formula:

 $T_{HOT\_SPOT} = T_A + P_{DIS} \times \Theta_{JA}$ 

Where:

T<sub>A</sub> is the ambient temperature

P<sub>DIS</sub> is the sum of losses in all converters

 $\Theta_{JA}$  is the junction to ambient thermal impedance of the device and it is heavily dependant on board layout

### **Thermal Shutdown**

The device implements an internal thermal shutdown to protect itself if the junction temperature exceeds 160°C. The thermal shutdown forces the device to stop switching when the junction temperature exceeds thermal trip threshold. Once the die temperature decreases below 140°C, the device reinitiates the power up sequence. The thermal shutdown hysteresis is 20°C.

### 3.3-V and 6.5 LDO Regulators

The following ceramic capacitor (X7R/X5R) should be connected as close as possible to the described pins:

- 4.7 μF to 10 μF for V7V pin 28
- 3.3 µF or larger for V3V pin 29



#### Layout Recommendation

TPS65258

Layout is a critical portion of PMIC designs.

- Place tracing for output voltage and LX on the top layer and an inner power plane for VIN.
- Fit also on the top layer connections for the remaining pins of the PMIC and a large top side area filled with ground.
- The top layer ground area should be connected to the internal ground layer(s) using vias at the input bypass capacitor, the output filter capacitor and directly under the TPS65258 device to provide a thermal path from the PowerPad land to ground.
- For operation at full rated load, the top side ground area together with the internal ground plane, must provide adequate heat dissipating area.
- There are several signals paths that conduct fast changing currents or voltages that can interact with stray
  inductance or parasitic capacitance to generate noise or degrade the power supplies performance. To help
  eliminate these problems, the VIN pin should be bypassed to ground with a low ESR ceramic bypass
  capacitor with X5R or X7R dielectric. Care should be taken to minimize the loop area formed by the bypass
  capacitor connections, the VIN pins, and the ground connections. Since the LX connection is the switching
  node, the output inductor should be located close to the LX pins, and the area of the PCB conductor
  minimized to prevent excessive capacitive coupling.
- The output filter capacitor ground should use the same power ground trace as the VIN input bypass capacitor. Try to minimize this conductor length while maintaining adequate width.
- The compensation should be as close as possible to the CMPx pins. The CMPx and ROSC pins are sensitive to noise so the components associated to these pins should be located as close as possible to the IC and routed with minimal lengths of trace.



10-Dec-2020

# PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|-------------------------------|----------------------|--------------|-------------------------|---------|
| TPS65258RHAR     | ACTIVE        | VQFN         | RHA                | 40   | 2500           | RoHS & Green    | (6)<br>NIPDAU                 | Level-3-260C-168 HR  | -40 to 85    | TPS<br>65258            | Samples |
| TPS65258RHAT     | ACTIVE        | VQFN         | RHA                | 40   | 250            | RoHS & Green    | NIPDAU                        | Level-3-260C-168 HR  | -40 to 85    | TPS<br>65258            | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



www.ti.com

# PACKAGE OPTION ADDENDUM

10-Dec-2020

# **RHA 40**

6 x 6, 0.5 mm pitch

# **GENERIC PACKAGE VIEW**

# VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





# **RHA0040E**



# **PACKAGE OUTLINE**

# VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



# **RHA0040E**

# **EXAMPLE BOARD LAYOUT**

# VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

 This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).

5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



# **RHA0040E**

# **EXAMPLE STENCIL DESIGN**

# VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



#### 重要声明和免责声明

TI 提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没 有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验 证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他安全、安保或其他要求。这些资源如有变更,恕不另行通知。TI 授权您仅可 将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知 识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI 的销售条款 (https:www.ti.com.cn/zh-cn/legal/termsofsale.html) 或 ti.com.cn 上其他适用条款/TI 产品随附的其他适用条款 的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

> 邮寄地址:上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码:200122 Copyright © 2021 德州仪器半导体技术(上海)有限公司