



www.ti.com

## Off-Line Primary-Side Sensing Controller

Check for Samples: TPS92315

## **FEATURES**

- Primary-Side Regulation (PSR) eliminates opto-coupler
- ±5% LED current regulation
- 130 kHz maximum switching frequency enables high power density SSL drivers designs
- Quasi-resonant valley switching operation for highest overall efficiency
- Patent-pending frequency jitter scheme to ease EMI compliance
- Wide VCC range (35V) allows small bias capacitor
- Drive output for MOSFET
- Protection functions: over-voltage, low-line, and over-current
- SOT23-6 package

## **APPLICATIONS**

- LED lighting driver applications
- Small form factor LED light bulbs (E14, GU-10)

## DESCRIPTION

The TPS92315 flyback power supply controller provides isolated output current regulation without the use of an optical coupler. The devices process operating information from the primary power switch and an auxiliary flyback winding to provide precise output current control. Low start-up current, dynamically controlled operating states and a tailored modulation profile support very low stand-by power without sacrificing start-up time or output transient response.

Control algorithms in the TPS92315 allow operating efficiencies to meet or exceed applicable standards. The drive output interfaces to a FET power switch. Discontinuous Conduction Mode (DCM) with valley switching is used to reduce switching losses. A combination of switching frequency and peak primary current amplitude modulation is used to keep conversion efficiency high across the full load and input voltage range.

The controller has a maximum switching frequency of 130 kHz and always maintains control of the peak primary current in the transformer. Protection features help keep secondary and primary component stress levels in check across the operation range.

## SIMPLIFIED APPLICATION DIAGRAM



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

## TPS92315



#### SNVS904A -NOVEMBER 2012-REVISED FEBRUARY 2013

www.ti.com



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

## ABSOLUTE MAXIMUM RATINGS<sup>(1)</sup> <sup>(2)</sup> <sup>(3)</sup>

over operating free-air temperature range (unless otherwise noted)

|                                                  |                                                          | VALUE |               | UNIT |
|--------------------------------------------------|----------------------------------------------------------|-------|---------------|------|
|                                                  |                                                          | MIN   | MAX           |      |
| Input voltage range                              | VCC                                                      |       | 38            | V    |
| Continuous gate current sink                     | IGATE                                                    |       | 50            |      |
| Continuous gate current source                   | I <sub>GATE</sub>                                        |       | Self-limiting | mA   |
| Peak VSNS pin current                            | IVSNS                                                    |       | -1.2          |      |
| Gate-drive voltage at GATE                       | IGATE                                                    | -0.5  | Self-limiting |      |
| Valtaga ranga                                    | VSNS                                                     | -0.75 | 7             | V    |
| Voltage range                                    | ISNS                                                     | -0.5  | 5             |      |
| Electron (all'a all'a all'anno                   | Human body model (HBM) QSS 009-105 (JESD22-A114A)        |       | 2000          | V    |
| Electrostatic discharge                          | Charged device model (CDM) QSS 009-147 (JESD22-C101B.01) |       | 500           |      |
| Junction temperature range, 7                    | ſ,                                                       | -55   | 150           | °C   |
| Storage temperature range, T <sub>stg</sub>      |                                                          | -65   | 150           |      |
| Lead temperature 0.6 mm from case for 10 seconds |                                                          |       | 260           |      |

(1) Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltage values are with respect to the network ground terminal unless otherwise noted.

(3) Voltage values are with respect to the SW terminal.

## **RECOMMENDED OPERATING CONDITIONS**

over operating free-air temperature range (unless otherwise noted)

|                   |                                                 | MIN   | TYP | MAX | UNIT |
|-------------------|-------------------------------------------------|-------|-----|-----|------|
| VCC               | Bias supply operating voltage                   | 9     |     | 35  | V    |
| C <sub>VCC</sub>  | VCC bypass capacitor                            | 0.047 |     | 1   | μF   |
| R <sub>LC</sub>   | ISNS pin line compensation programming resistor | 0     |     |     | kΩ   |
| I <sub>VSNS</sub> | VSNS pin current                                | -1    |     |     | mA   |
| TJ                | Operating junction temperature                  | -20   |     | 125 | °C   |



## THERMAL INFORMATION

|                    |                                                             | TPS92315 |       |
|--------------------|-------------------------------------------------------------|----------|-------|
|                    | THERMAL METRIC <sup>(1)</sup>                               | DBV      | UNITS |
|                    |                                                             | 6 PINS   |       |
| $\theta_{JA}$      | Junction-to-ambient thermal resistance <sup>(2)</sup>       | 180.0    |       |
| θ <sub>JCtop</sub> | Junction-to-case (top) thermal resistance <sup>(3)</sup>    | 71.2     |       |
| θ <sub>JB</sub>    | Junction-to-board thermal resistance <sup>(4)</sup>         | 44.4     | °C/W  |
| ΨJT                | Junction-to-top characterization parameter <sup>(5)</sup>   | 5.1      |       |
| Ψ <sub>JB</sub>    | Junction-to-board characterization parameter <sup>(6)</sup> | 43.8     |       |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

(2) The junction-to-ambient thermal resistance under natural convection is obtained in a simulation on a JEDEC-standard, high-K board, as specified in JESD51-7, in an environment described in JESD51-2a.

(3) The junction-to-case (top) thermal resistance is obtained by simulating a cold plate test on the package top. No specific JEDECstandard test exists, but a close description can be found in the ANSI SEMI standard G30-88.

(4) The junction-to-board thermal resistance is obtained by simulating in an environment with a ring cold plate fixture to control the PCB temperature, as described in JESD51-8.

(5) The junction-to-top characterization parameter,  $\psi_{JT}$ , estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining  $\theta_{JA}$ , using a procedure described in JESD51-2a (sections 6 and 7).

(6) The junction-to-board characterization parameter,  $\psi_{JB}$ , estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining  $\theta_{JA}$ , using a procedure described in JESD51-2a (sections 6 and 7).

#### TEXAS INSTRUMENTS

www.ti.com

## **ELECTRICAL CHARACTERISTICS**

over operating free-air temperature range, VCC = 25V, -20°C  $\leq$  T<sub>A</sub>  $\leq$  125°C, T<sub>J</sub> = T<sub>A</sub> (unless otherwise noted)

|                      | PARAMETER                         | TEST CONDITIONS                                                    | MIN  | TYP  | MAX  | UNITS |
|----------------------|-----------------------------------|--------------------------------------------------------------------|------|------|------|-------|
| Bias Supply          | y Input                           |                                                                    |      |      |      |       |
| I <sub>RUN</sub>     | Supply current, run               | I <sub>GATE</sub> = 0, run state                                   |      | 2.1  | 3.0  | mA    |
| ISTART               | Supply current, start             | $V_{VCC} = 18V, I_{GATE} = 0$ , start state                        |      | 1.0  | 3.0  | μA    |
| I <sub>FAULT</sub>   | Supply current, fault             | $I_{GATE} = 0$ , fault state                                       |      | 2.1  | 2.8  | mA    |
| Under-Volta          | age Lockout                       |                                                                    |      |      |      |       |
| V <sub>VCCON</sub>   | VCC turn-on threshold             | V <sub>VCC</sub> low to high                                       | 18   | 21   | 24   | N     |
| V <sub>VCCOFF</sub>  | VCC turn-off threshold            | V <sub>VCC</sub> high to low                                       | 7.70 | 8.10 | 8.45 | V     |
| VSNS Input           | :                                 |                                                                    |      |      |      |       |
| V <sub>VSNSR</sub>   | Regulating level                  | Measured at no-load condition, $T_J = 25^{\circ}C$                 | 4.0  | 4.05 | 4.1  | V     |
| V <sub>VSNSNC</sub>  | Negative clamp level              | $I_{VSNS}$ = -300 µA, volts below ground                           | 190  | 250  | 325  | mV    |
| I <sub>VSNSB</sub>   | Input bias current                | $V_{VSNS} = 4V$                                                    | -0.5 | 0    | 0.5  | μA    |
| ISNS Input           |                                   |                                                                    |      |      |      |       |
| VISNSTMAX            | Max ISNS threshold voltage        | $V_{\rm VSNS} = 3.7 V^{(1)}$                                       | 715  | 750  | 775  | mV    |
| VISNSTMIN            | Min ISNS threshold voltage        | $V_{VSNS} = 4.35 V^{(1)}$                                          | 230  | 250  | 270  | mv    |
| K <sub>AM</sub>      | AM control ratio                  | VISNSTMAX / VISNSTMIN                                              | 2.75 | 3.0  | 3.15 | V/V   |
| V <sub>CCR</sub>     | constant-current regulating level | CC regulation constant                                             | 310  | 319  | 329  | mV    |
| K <sub>LC</sub>      | Line compensating current ratio   | $I_{VSNSLS}$ = -300 $\mu A,  I_{VSNSLS}$ / current out of ISNS pin | 23   | 25   | 28   | A/A   |
| TISNSLEB             | Leading-edge blanking time        | GATE output duration, V <sub>ISNS</sub> = 1 V                      | 195  | 235  | 275  | ns    |
| GATE                 |                                   |                                                                    |      |      |      |       |
| I <sub>GATE</sub>    | GATE source current               | V <sub>GATE</sub> = 8V, V <sub>VCC</sub> = 9V                      | 20   | 25   |      | mA    |
| R <sub>GATELS</sub>  | GATE low-side drive resistance    | I <sub>GATE</sub> = 10 mA                                          |      | 6    | 12   | Ω     |
| V <sub>GATECL</sub>  | GATE clamp voltage                | $V_{VCC} = 35V$                                                    |      | 14   | 16   | V     |
| R <sub>GATESS</sub>  | GATE pull-down in start state     |                                                                    | 150  | 200  | 230  | kΩ    |
| Timing               |                                   | ·                                                                  |      |      | L    |       |
| F <sub>SW(max)</sub> | Maximum switching frequency       | $V_{VSNS} = 3.7 V^{(1)}$                                           | 120  | 130  | 140  | kHz   |
| F <sub>SW(min)</sub> | Minimum switching frequency       | $V_{VSNS} = 4.35 V^{(1)}$                                          | 875  | 1000 | 1100 | Hz    |
| T <sub>ZTO</sub>     | Zero-crossing timeout delay       |                                                                    | 1.80 | 2.10 | 2.45 | μs    |

(1) These devices automatically vary the control frequency and current sense thresholds to improve EMI performance, these threshold voltages and frequency limits represent average levels.



www.ti.com

## **ELECTRICAL CHARACTERISTICS (continued)**

over operating free-air temperature range, VCC = 25V, -20°C  $\leq$  T<sub>A</sub>  $\leq$  125°C, T<sub>J</sub> = T<sub>A</sub> (unless otherwise noted)

|                          | PARAMETER                     | TEST CONDITIONS                                    | MIN  | TYP | MAX  | UNITS |  |
|--------------------------|-------------------------------|----------------------------------------------------|------|-----|------|-------|--|
| Protection               |                               |                                                    |      |     |      |       |  |
| V <sub>OVP</sub>         | Over-voltage threshold        | At VSNS input, $T_J = 25^{\circ}C$                 | 4.52 | 4.6 | 4.68 | V     |  |
| V <sub>OCP</sub>         | Over-current threshold        | At ISNS input                                      | 1.4  | 1.5 | 1.6  | V     |  |
| I <sub>VSNSL(run)</sub>  | VSNS line-sense run current   | Current out of VSNS pin – increasing               | 190  | 220 | 260  |       |  |
| I <sub>VSNSL(stop)</sub> | VSNS line-sense stop current  | Current out of VSNS pin – decreasing               | 70   | 80  | 95   | μA    |  |
| K <sub>VSNSL</sub>       | VSNS line-sense ratio         | I <sub>VSNSL(run)</sub> / I <sub>VSNSL(stop)</sub> | 2.5  | 2.8 | 3.05 | A/A   |  |
| T <sub>J(stop)</sub>     | Thermal shut-down temperature | Internal junction temperature                      |      | 165 |      | °C    |  |

## **DEVICE INFORMATION**

#### **Functional Block Diagram**







## Table 1. TERMINAL FUNCTIONS

| PI   | PIN I/O |     |                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |
|------|---------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| NAME | NO.     | 1/0 | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |
| DNC  | 1       | —   | DNC, the Do Not Connect pin is only for device testing. For all end applications, this pin should left un-<br>connected.                                                                                                                                                                                                                                                                                             |  |  |  |  |  |
| VCC  | 2       | Ρ   | VCC is the supply pin to the controller. A carefully placed bypass capacitor to GND is required on this pin. The turn on threshold is 21V and turn off threshold is 8V.                                                                                                                                                                                                                                              |  |  |  |  |  |
| GATE | 3       | 0   | <b>GATE</b> is an output used to drive the gate of an external high voltage MOSFET switching transistor. The driver output is limited to 14V with a 25 mA current source turn on and $6\Omega$ turn off internal resistance.                                                                                                                                                                                         |  |  |  |  |  |
| ISNS | 4       | I   | <b>ISNS</b> , current sense input connects to a ground-referenced current-sense resistor in series with the power switch. The resulting voltage is used to monitor and control the peak primary current. A series resistor can be added to this pin to compensate the peak switch current levels as the AC-mains input varies. The current sense voltage range is 0.25V to 0.75V for the peak primary current range. |  |  |  |  |  |
| GND  | 5       | Ρ   | The <b>GND</b> pin is both the reference pin for the controller and the low-side return for the drive output.<br>Special care should be taken to return all AC decoupling capacitors as close as possible to this pin and avoid any common trace length with analog signal return paths.                                                                                                                             |  |  |  |  |  |
| VSNS | 6       | I   | <b>VSNS</b> , voltage sense is an input used to provide voltage and timing feedback to the controller. This pin is connected to a voltage divider between an auxiliary winding and GND. The value of the upper resistor of this divider is used to program low line shutdown thresholds and compensate the current sense threshold at the ISNS pin across the AC input range.                                        |  |  |  |  |  |



#### www.ti.com

#### **Detailed Pin Description**

VCC (Device Bias Voltage Supply): The VCC pin is connected to a bypass capacitor to ground and a start-up resistance to the input bulk capacitor (+) terminal. The VCC turn-on UVLO threshold is 21 V and turn-off UVLO threshold is 8.1 V, with an available operating range up to 35 V.

**GND (Ground):** This is a single ground reference external to the device for the gate drive current and analog signal reference. Place the VCC bypass capacitor close to GND and VCC with short traces to minimize noise on the VSNS and ISNS signal pins.

**VSNS (Voltage-Sense):** The VSNS pin is connected to a resistor divider from the auxiliary winding to ground. The output-voltage feedback information is sampled at the end of the transformer secondary current demagnetization time to provide an accurate representation of the output voltage. Timing information to achieve valley-switching and to control the duty cycle of the secondary transformer current is determined by the waveform on the VSNS pin. Avoid placing a filter capacitor on this input which would interfere with accurate sensing of this waveform.

The VSNS pin also senses the bulk capacitor voltage to provide for AC-input run and stop thresholds, and to compensate the current-sense threshold across the AC-input range. This information is sensed during the MOSFET on-time. For the AC-input run/stop function, the run threshold on VSNS is 220  $\mu$ A and the stop threshold is 80  $\mu$ A. The values for the auxilliary voltage divider upper-resistor R<sub>AUX1</sub> and lower-resistor R<sub>AUX2</sub> can be determined by the equations below.

$$R_{AUX1} = \frac{V_{IN(run)} \times \sqrt{2}}{N_{PA} \times I_{VSNS(run)}}$$

where

- N<sub>PA</sub> is the transformer primary-to-auxiliary turns ratio,
- V<sub>IN(run)</sub> is the AC RMS voltage to enable turn-on of the controller (run),
- I<sub>VSNSL(run)</sub> is the run-threshold for the current pulled out of the VSNS pin during the MOSFET on-time. (see ELECTRICAL CHARACTERISTICS) (1)

$$R_{AUX2} = \frac{R_{AUX1} \times V_{VSNSR}}{N_{AS} \times (V_{OCV} + V_F) - V_{VSNSR}}$$

where

- V<sub>OCV</sub> is the converter regulated output voltage
- V<sub>F</sub> is the output rectifier forward drop at near-zero current
- N<sub>AS</sub> is the transformer auxiliary to secondary turns ratio
- R<sub>AUX1</sub> is the VSNS divider high-side resistance
- V<sub>VSNSR</sub> is the CV regulating level at the VSNS input (see ELECTRICAL CHARACTERISTICS)

(2)

**GATE (Gate Drive):** The GATE pin is connected to the MOSFET gate pin, usually through a series resistor. The gate driver provides a gate-drive signal limited to 14V. The turn-on characteristic of the driver is a 25 mA current source which limits the turn-on dv/dt of the MOSFET drain and reduces the leading-edge current spike, but still provides gate-drive current to overcome the Miller plateau. The gate-drive turn-off current is determined by the low-side driver  $R_{DS(on)}$  and any external gate-drive resistance. The user can reduce the turn-off MOSFET drain dv/dt by adding external gate resistance.

www.ti.com

STRUMENTS

**ISNS (Current Sense):** The current-sense pin is connected through a series resistor ( $R_{LC}$ ) to the current-sense resistor ( $R_{ISNS}$ ). The series resistor  $R_{LC}$  provides the function of feed-forward line compensation to eliminate change in  $I_{PP}$  (primary side peak current) due to change in di/dt and the propagation delay of the internal comparator and MOSFET turn-off time. There is an internal leading-edge blanking time of 235 ns to eliminate sensitivity to the MOSFET turn-on current spike. It should not be necessary to place a bypass capacitor on the ISNS pin. The value of  $R_{ISNS}$  is determined by the target output current in constant-current (CC) regulation. The values of  $R_{ISNS}$  and  $R_{LC}$  can be determined by the equations below. The term  $\eta_{XFMR}$  is intended to account for the energy stored in the transformer but not delivered to the secondary. This includes transformer resistance and core loss, bias power, and primary-to-secondary leakage ratio.

**Example:** With a transformer core and winding loss of 5%, primary-to-secondary leakage inductance of 3.5%, and bias power to output power ratio of 1.5%. The  $\eta_{XFMR}$  value is approximately: 1 - 0.05 - 0.035 - 0.015 = 0.9.

$$R_{ISNS} = \frac{V_{CCR} \times N_{PS}}{2I_{OCC}} \times \eta_{XFMR}$$

where

- V<sub>CCR</sub> is a current regulation constant (see ELECTRICAL CHARACTERISTICS),
- N<sub>PS</sub> is the transformer primary-to-secondary turns ratio (a ratio of 7 to 8 is recommended for a 9V output),
- I<sub>OCC</sub> is the target output current in constant-current regulation,
- $\eta_{XFMR}$  is the transformer efficiency.

$$R_{LC} = \frac{K_{LC} \times R_{AUX1} \times R_{ISNS} \times T_{D} \times N_{PA}}{L_{P}}$$

where

- R<sub>AUX1</sub> is the VSNS pin high-side resistor value,
- R<sub>ISNS</sub> is the current-sense resistor value,
- T<sub>D</sub> is the current-sense delay including MOSFET turn-off delay, add ~50 ns to MOSFET delay,
- N<sub>PA</sub> is the transformer primary-to-auxiliary turns ratio,
- L<sub>P</sub> is the transformer primary inductance,
- K<sub>LC</sub> is a current-scaling constant (see ELECTRICAL CHARACTERISTICS).

(4)

(3)





## TYPICAL CHARACTERISTICS

At VCC = 25 V, unless otherwise noted.



Texas Instruments

#### SNVS904A -NOVEMBER 2012-REVISED FEBRUARY 2013

www.ti.com





#### SNVS904A -NOVEMBER 2012-REVISED FEBRUARY 2013

## **TYPICAL CHARACTERISTICS (continued)**

At VCC = 25 V, unless otherwise noted.



Figure 9. Over-Voltage Threshold vs. Temperature



www.ti.com

## FUNCTIONAL DESCRIPTION

The TPS92315 is a flyback power supply controller which provides accurate voltage and constant current regulation with primary-side feedback, eliminating the need for opto-coupler feedback circuits. The controller operates in discontinuous conduction mode with valley-switching to minimize switching losses. The modulation scheme is a combination of frequency and primary peak current modulation to provide high conversion efficiency across the load range.

Another feature beneficial to achieve low quescient power without excessive start-up time is a wide operating VCC range to allow a high-value VCC start-up resistance and low-value VCC capacitance. During low-power operating ranges the device has power management features to reduce the device operating current at operating frequencies below 44 kHz. The TPS92315 controller includes features in the modulator to reduce the EMI peak energy of the fundamental switching frequency and harmonics. Accurate voltage and constant current regulation, fast dynamic response, and fault protection are achieved with primary-side control. A complete LED driver solution can be realized with a straightforward design process, low cost and low component count.

### **Primary-Side Voltage Regulation**

Figure 10 illustrates a simplified flyback convertor with the main voltage regulation blocks of the device shown. The power train operation is the same as any DCM flyback circuit but accurate output voltage and current sensing is the key to primary-side control.



(with the main voltage regulation blocks)

In primary-side control, the output voltage is sensed on the auxiliary winding during the transfer of transformer energy to the secondary. As shown in Figure 11 it is clear there is a down slope representing a decreasing total rectifier  $V_F$  and resistance voltage drop ( $I_SR_S$ , where  $I_S$  and  $R_S$  are the current and equivalent resistance of the secondary winding) as the secondary current decreases to zero. To achieve an accurate representation of the secondary output voltage on the auxiliary winding, the discriminator reliably blocks the leakage inductance reset and ringing, continuously samples the auxiliary voltage during the down slope after the ringing is diminished, and captures the error signal at the time the secondary winding reaches zero current. The internal reference on VSNS is 4.05 V; the resistor divider is selected as outlined in the VSNS pin description.





Figure 11. Auxiliary Winding Voltage

The TPS92315 VSNS signal sampler includes signal discrimination methods to ensure an accurate sample of the output voltage from the auxiliary winding. There are however some details of the auxiliary winding signal to ensure reliable operation, specifically the reset time of the leakage inductance and the duration of any subsequent leakage inductance ring. Refer to Figure 12 below for a detailed illustration of waveform criteria to ensure a reliable sample on the VSNS pin. The first detail to examine is the duration of the leakage inductance reset pedestal,  $T_{LK\_RESET}$  in Figure 12. Since this can mimic the waveform of the secondary current decay, followed by a sharp downslope, it is important to keep the leakage reset time less than 500 ns for  $I_{PRI}$  minimum, and less than 1.5 µs for  $I_{PRI}$  maximum. The second detail is the amplitude of ringing on the  $V_{AUX}$  waveform following  $T_{LK\_RESET}$ . The peak-to-peak voltage at the VSNS pin should be less than approximately 100 mV<sub>p-p</sub> at least 200 ns before the end of the demagnetization time,  $t_{DM}$ . If there is a concern with excessive ringing, it usually occurs during light or no-load conditions, when  $t_{DM}$  is at the minimum. The tolerable ripple on VSNS is scaled up to the auxiliary winding voltage by  $R_{AUX1}$  and  $R_{AUX2}$ , and is equal to 100 mV x ( $R_{AUX1} + R_{AUX2}$ ) /  $R_{AUX2}$ .



Figure 12. Auxiliary Waveform Details

During voltage regulation, the controller operates in frequency modulation mode and amplitude modulation mode as illustrated in Figure 13 below. The internal operating frequency limits of the device are 130 kHz maximum and 1 kHz minimum. The transformer primary inductance and primary peak current chosen sets the maximum operating frequency of the converter. The output preload resistor and efficiency at low power determines the converter minimum operating frequency. There is no stability compensation required for the TPS92315 controller.



www.ti.com

NSTRUMENTS

**EXAS** 





## **Primary-Side Current Regulation**

Timing information at the VSNS pin and current information at the ISNS pin allow accurate regulation of the secondary average current. The control law dictates that as power is increased in CV regulation and approaching CC regulation the primary-peak current is at  $I_{PP(max)}$ . Referring to Figure 14 below, the primary-peak current, turns ratio, secondary demagnetization time ( $t_{DM}$ ), and switching period ( $T_{SW}$ ) determine the secondary average output current. Ignoring leakage inductance effects, the average output current is given by Equation 5. When the average output current reaches the regulation reference in the current control block, the controller operates in frequency modulation mode to control the output current at any output voltage at or below the voltage regulation target as long as the auxiliary winding can keep VCC above the UVLO turn-off threshold.



Figure 14. Transformer Currents

$$I_{OUT} = \frac{I_{PP}}{2} \times \frac{N_P}{N_S} \times \frac{t_{DM}}{T_{SW}}$$

(5)



Texas Instruments

www.ti.com



Figure 15. Typical Target Output V-I Characteristic

### Valley-Switching

The TPS92315 utilizes valley-switching to reduce switching losses in the MOSFET, to reduce induced-EMI, and to minimize the turn-on current spike at the sense resistor. The controller operates in valley-switching in all load conditions unless the  $V_{DS}$  ringing has diminished.

Referring to Figure 16 below, the TPS92315 operates in a valley-skipping mode in most load conditions to maintain an accurate voltage or current regulation point and still switch on the lowest available  $V_{DS}$  voltage.



Figure 16. Valley-Skipping Mode

## Start-Up Operation

Upon application of input voltage to the converter, the start-up resistor connected to VCC from the bulk capacitor voltage ( $V_{BULK}$ ) charges the VCC capacitor. During charging of the VCC capacitor the device bias supply current is less than 1.5  $\mu$ A. When VCC reaches the 21V UVLO turn-on threshold, the controller is enabled and the converter starts switching. The initial three cycles are limited to  $I_{PP(min)}$ . This allows sensing any initial input or output faults with minimal power delivery. After the initial three cycles at minimum  $I_{PP(min)}$ , the controller responds to the condition dictated by the control law. The converter remains in discontinuous mode during charging of the output capacitor(s), maintaining a constant output current until the output voltage is in regulation.

## **Fault Protection**

There is comprehensive fault protection incorporated into the TPS92315. Protection functions include:

- Output Over Voltage
- Input Under Voltage
- Internal Over Temperature



www.ti.com

- Primary Over-current fault
- ISNS pin fault
- VSNS pin fault

An UVLO reset and restart sequence applies for all fault protection events.

The output over-voltage function is determined by the voltage feedback on the VSNS pin. If the voltage sample on VSNS exceeds 115% of the nominal  $V_{OUT}$ , the device stops switching and keeps the internal circuitry enabled to discharge the VCC capacitor to the UVLO turn-off threshold. After that, the device returns to the start state and a start-up sequence ensues.

The TPS92315 always operates with cycle-by-cycle primary peak current control. The normal operating range of the ISNS pin is 0.75V to 0.25V. There is additional protection if the ISNS pin reaches 1.5V. This results in a UVLO reset and restart sequence. There is no leading-edge blanking on the 1.5V threshold on ISNS.

The line input run and stop thresholds are determined by current information at the VSNS pin during the MOSFET on-time. While the VSNS pin is clamped close to GND during the MOSFET on-time, the current through  $R_{AUX1}$  is monitored to determine a sample of the bulk capacitor voltage. A wide separation of run and stop thresholds allows clean start-up and shut-down of the power supply with the line voltage. The run current threshold is 220 µA and the stop current threshold is 80 µA.

The internal over-temperature protection threshold is 165°C. If the junction temperature reaches this threshold the device initiates a UVLO reset cycle. If the temperature is still high at the end of the UVLO cycle, the protection cycle repeats.

Protection is included in the event of component failures on the VSNS pin. If complete loss of feedback information on the VSNS pin occurs, the controller stops switching and restarts.



SNVS904A -NOVEMBER 2012-REVISED FEBRUARY 2013

## DESIGN PROCEDURE

This procedure outlines the steps to design a constant-voltage, constant-current flyback converter using the TPS92315 family of controllers. Refer to the Figure 17 for component names and network locations. The design procedure equations use terms that are defined below.



Figure 17. Design Procedure Application Example

## **Definition of Terms**

## **Capacitance Terms in Farads**

- **C**<sub>BULK</sub>: total input capacitance of C<sub>IN1</sub>, C<sub>IN2</sub> and C<sub>IN3</sub>.
- Cvcc: minimum required capacitance on the VCC pin.
- C<sub>OUT</sub>: minimum output capacitance required.

### **Duty Cycle Terms**

- D<sub>MAGCC</sub>: secondary diode conduction duty cycle in CC, 0.425.
- **D**<sub>MAX</sub>: MOSFET maximum on-time duty cycle.

### **Frequency Terms in Hertz**

- **f**<sub>LINE</sub>: minimum line frequency.
- **f**<sub>MAX</sub>: target full-load maximum switching frequency of the converter.
- $f_{MIN}$ : minimum switching frequency of the converter, add 15% margin over the  $f_{SW(min)}$  limit of the device.
- f<sub>sw(min)</sub>: minimum switching frequency (see ELECTRICAL CHARACTERISTICS).

### **Current Terms in Amperes**

- **I**<sub>OCC</sub>: converter output constant-current target.
- IPP(max): maximum transformer primary current.
- **I**START: start-up bias supply current (see ELECTRICAL CHARACTERISTICS).
- **I<sub>TRAN</sub>** : required positive load-step current.

## TPS92315

SNVS904A -NOVEMBER 2012-REVISED FEBRUARY 2013



www.ti.com

• I<sub>VSNSL(run)</sub>: VSNS pin run current (see ELECTRICAL CHARACTERISTICS).

#### **Current and Voltage Scaling Terms**

- K<sub>AM</sub>: maximum-to-minimum peak primary current ratio (see ELECTRICAL CHARACTERISTICS).
- **K<sub>LC</sub>:** current-scaling constant (see ELECTRICAL CHARACTERISTICS).

#### **Transformer Terms**

- L<sub>P</sub>: transformer primary inductance.
- N<sub>AS</sub>: transformer auxiliary-to-secondary turns ratio.
- N<sub>PA</sub>: transformer primary-to-auxiliary turns ratio.
- N<sub>PS</sub>: transformer primary-to-secondary turns ratio.

#### **Power Terms in Watts**

- **P**<sub>IN</sub>: converter maximum input power.
- Pout: full-load output power of the converter.
- **P**<sub>R1</sub>: VCC start-up resistor power dissipation.

#### Resistance Terms in $\boldsymbol{\Omega}$

- **R**<sub>ISNS</sub>: primary current programming resistance.
- R<sub>ESR</sub>: total ESR of the output capacitor(s).
- **R**<sub>AUX1</sub>: high-side VSNS pin resistance.
- R<sub>AUX2</sub>: low-side VSNS pin resistance.
- R<sub>1</sub>: maximum start-up resistance to achieve the turn-on time target.

#### **Timing Terms in Seconds**

- **T**<sub>D</sub>: current-sense delay including MOSFET turn-off delay; add 50 ns to MOSFET delay.
- **T**<sub>DMAG(min)</sub>: minimum secondary rectifier conduction time.
- T<sub>ON(min)</sub>: minimum MOSFET on time.
- **T**<sub>R</sub>: the reciprocal of resonant frequency during the DCM (discontinuous conduction mode) operation.
- T<sub>STR</sub>: converter start-up time requirement.

### **Voltage Terms in Volts**

- V<sub>BULK</sub>: highest bulk capacitor voltage for quescient power measurement.
- V<sub>BULK(min)</sub>: minimum voltage on C<sub>B1</sub> and C<sub>B2</sub> at full power.
- V<sub>CCR</sub>: constant-current regulating voltage (see ELECTRICAL CHARACTERISTICS).
- VISNSTMAX: ISNS pin maximum current-sense threshold (see ELECTRICAL CHARACTERISTICS).
- VISNSTMIN: ISNS pin minimum current-sense threshold (see ELECTRICAL CHARACTERISTICS).
- **V**<sub>VCCOFF</sub>: UVLO turn-off voltage (see ELECTRICAL CHARACTERISTICS).
- **V**<sub>VCCON</sub>: UVLO turn-on voltage (see ELECTRICAL CHARACTERISTICS).
- V<sub>OA</sub>: output voltage drop allowed during the load-step transient.
- V<sub>DSPK</sub>: peak MOSFET drain-to-source voltage at high line.
- V<sub>F</sub>: secondary rectifier forward voltage drop at near-zero current.
- V<sub>FA</sub>: auxiliary rectifier forward voltage drop.
- V<sub>LK</sub>: estimated leakage inductance energy reset voltage.
- V<sub>ocv</sub>: pre-set output voltage of the converter.
- **V**<sub>OUT</sub>: LED string voltage.
- Vocc: target lowest converter output voltage in constant-current regulation.
- V<sub>REV</sub>: peak reverse voltage on the secondary rectifier.
- **V**<sub>RIPPLE</sub>: output peak-to-peak ripple voltage at full-load.
- V<sub>VSNSR</sub>: CV regulating level at the VSNS input (see ELECTRICAL CHARACTERISTICS).



#### AC Voltage Terms in V<sub>RMS</sub>

- V<sub>IN(max)</sub>: maximum input voltage to the converter.
- V<sub>IN(min)</sub>: minimum input voltage to the converter.
- V<sub>IN(run)</sub>: converter input start-up (run) voltage.

#### **Efficiency Terms**

- η<sub>SB</sub>: estimated efficiency of the converter at no-load condition, not including start-up resistance or bias losses.
   For a E14 or GU-10 application, 70% to 75% is a good initial estimate.
- **η:** converter overall efficiency.
- **η**<sub>XFMR</sub>: transformer primary-to-secondary power transfer efficiency.

#### Input Bulk Capacitance and Minimum Bulk Voltage

Determine the minimum voltage on the input capacitance,  $C_{IN1}$  and  $C_{IN2}$  total, in order to determine the maximum Np to Ns turns ratio of the transformer. The input power of the converter based on target full-load efficiency, minimum input RMS voltage, and minimum AC input frequency are used to determine the input capacitance requirement.

Maximum input power is determined based on V<sub>OCV</sub>, I<sub>OCC</sub>, and the full-load efficiency target.

$$\mathsf{P}_{\mathsf{IN}} = \frac{\mathsf{V}_{\mathsf{OCV}} \times \mathsf{I}_{\mathsf{OCC}}}{\eta}$$

The below equation provides an accurate solution for input capacitance based on a target minimum bulk capacitor voltage. To target a given input capacitance value, iterate the minimum capacitor voltage to achieve the target capacitance.

$$C_{BULK} = \frac{2P_{IN} \times \left\{ 0.25 + \frac{1}{2\pi} \times \arcsin\left(\frac{V_{BULK(min)}}{\sqrt{2} \times V_{IN(min)}}\right) \right\}}{\left(2V_{IN(min)}^2 - V_{BULK(min)}^2\right) \times f_{LINE}}$$

### Transformer Turns Ratio, Inductance, Primary-Peak Current

The maximum primary-to-secondary turns ratio can be determined by the target maximum switching frequency at full load, the minimum input capacitor bulk voltage, and the estimated DCM quasi-resonant time.

Initially determine the maximum available total duty cycle of the on time and secondary conduction time based on target switching frequency and DCM resonant time. For DCM resonant time, assume 500 kHz if you do not have an estimate from previous designs. For the transition mode operation limit, the period required from the end of secondary current conduction to the first valley of the V<sub>DS</sub> voltage is  $\frac{1}{2}$  of the DCM resonant period, or 1 µs assuming 500 kHz resonant frequency. D<sub>MAX</sub> can be determined using the equation below.

$$D_{MAX} = 1 - \left(\frac{T_R}{2} \times f_{MAX}\right) - D_{MAGCC}$$

Once  $D_{MAX}$  is known, the maximum turns ratio of the primary to secondary can be determined with the equation below.  $D_{MAGCC}$  is defined as the secondary diode conduction duty cycle during constant-current, CC, operation. It is set internally by the TPS92315 at 0.425. The total voltage on the secondary winding needs to be determined; which is the sum of V<sub>OCV</sub> and the secondary rectifier V<sub>F</sub>. For the E14 or GU-10 applications with V<sub>OUT</sub> of around 10V at an I<sub>OCC</sub> of 350 mA, a turns ratio range of 7 to 8 is typically used.

$$N_{PS(max)} = \frac{D_{MAX} \times V_{BULK(min)}}{D_{MAGCC} \times (V_{OCV} + V_F)}$$
(9)

Once an optimum turns ratio is determined from a detailed transformer design, use this ratio for the following parameters.

The TPS92315 controller constant-current regulation is achieved by maintaining a maximum  $D_{MAG}$  (the secondary diode conduction duty cycle) of 0.425 at the maximum primary current setting. The transformer turns ratio and constant-current regulating voltage determine the current sense resistor for a target constant current.

Copyright © 2012–2013, Texas Instruments Incorporated

(7)

(6)

(8)

Submit Documentation Feedback 19

Since not all of the energy stored in the transformer is transferred to the secondary, a transformer efficiency term is included. This efficiency number includes the core and winding losses, leakage inductance ratio, and bias power ratio to rated output power. For a typical E14 or GU-10 application, bias power of 1.5% is a good estimate. An overall transformer efficiency of 0.9 is a good estimate to include 3.5% leakage inductance, 5% core and winding loss, and 1.5% bias power.

$$\mathsf{R}_{\mathsf{ISNS}} = \frac{\mathsf{V}_{\mathsf{CCR}} \times \mathsf{N}_{\mathsf{PS}}}{2\mathsf{I}_{\mathsf{OCC}}} \times \eta_{\mathsf{XFMR}} \tag{10}$$

The primary transformer inductance can be calculated using the standard energy storage equation for flyback transformers. Primary current, maximum switching frequency and output current and transformer power losses are included in the equation below. Initially determine transformer primary current.

Primary current is simply the maximum current sense threshold divided by the current sense resistance.

$$I_{PP(max)} = \frac{V_{ISNSTMAX}}{R_{ISNS}}$$

$$L_{P} = \frac{2(V_{OCV} + V_{F}) \times I_{OCC}}{\eta_{XFMR} \times I_{PP(max)}^{2} \times f_{MAX}}$$
(12)

The secondary winding to auxiliary winding transformer turns ratio ( $N_{AS}$ ) is determined by the lowest target operating output voltage in constant-current regulation and the  $V_{VCCOFF}$  of the TPS92315. There is additional energy supplied to VCC from the transformer leakage inductance energy which allows a lower turns ratio to be used in many designs.

$$N_{AS} = \frac{V_{VCCOFF} + V_{FA}}{V_{OCC} + V_{F}}$$
(13)

#### **Transformer Parameter Verification**

The transformer turns ratio selected affects the MOSFET V<sub>DS</sub> and secondary rectifier reverse voltage so these should be reviewed. The TPS92315 controller requires a minimum on time of the MOSFET (T<sub>ON</sub>) and minimum D<sub>MAG</sub> time (T<sub>DMAG</sub>) of the secondary rectifier in the high line, minimum load condition. The selection of F<sub>MAX</sub>, L<sub>P</sub> and R<sub>ISNS</sub> affects the minimum T<sub>ON</sub> and T<sub>DMAG</sub>.

The secondary rectifier and MOSFET voltage stress can be determined by the equations below.

$$V_{\mathsf{REV}} = \frac{V_{\mathsf{IN}(\mathsf{max})} \times \sqrt{2}}{\mathsf{N}_{\mathsf{PS}}} + V_{\mathsf{OCV}}$$
(14)

For the MOSFET  $V_{DS}$  voltage stress, an estimated leakage inductance voltage spike ( $V_{LK}$ ) needs to be included.

$$V_{\text{DSPK}} = \left(V_{\text{IN}(\text{max})} \times \sqrt{2}\right) + \left(V_{\text{OCV}} + V_{\text{F}}\right) \times N_{\text{PS}} + V_{\text{LK}}$$
(15)

The following equations are used to determine if the minimum  $T_{ON}$  target of 300 ns and minimum  $T_{DMAG}$  target of 1.1 µs is achieved.

$$T_{ON(min)} = \frac{L_{P}}{\left(V_{IN(max)} \times \sqrt{2}\right)} \times \frac{I_{PP(max)} \times V_{ISNSTMIN}}{V_{ISNSTMAX}}$$
(16)  
$$T_{DMAG(min)} = \frac{T_{ON(min)} \times V_{IN(max)} \times \sqrt{2}}{N_{PS} \times (V_{OCV} + V_{F})}$$
(17)

#### **Output Capacitance**

The output capacitance value is typically determined by the current ripple requirement of the LED current. For example, some E14 or GU-10 applications requires the current ripple to be 30% of the LED current. Then the equation below assumes that the switching frequency can be at the TPS92315 minimum of  $f_{SW(min)}$ .

FXAS



SNVS904A -NOVEMBER 2012-REVISED FEBRUARY 2013

$$C_{OUT} = \frac{0.3 \times I_{S} \left( \frac{1}{f_{SW(min)}} + 150 \,\mu s \right)}{V_{O\Delta}}$$
(18)

Another consideration of the output capacitor(s) is the ripple voltage requirement which is reviewed based on secondary peak current and ESR. A margin of 20% is added to the capacitor ESR requirement in the equation below.

$$R_{ESR} = \frac{V_{RIPPLE} \times 0.8}{I_{PP(max)} \times N_{PS}}$$
(19)

## VCC Capacitance, C<sub>VCC</sub>

The capacitance on VCC needs to supply the device operating current until the output of the converter reaches the target minimum operating voltage in constant-current regulation. At this time the auxiliary winding can sustain the voltage to the TPS92315. The total output current available to the load and to charge the output capacitors is the constant-current regulation target. The equation below assumes the output current of the flyback is available to charge the output capacitance until the minimum output voltage is achieved. There is an estimated 1 mA of gate-drive current in the equation and 1V of margin added to VCC.

$$C_{VCC} = \frac{(I_{RUN} + 1mA) \times \frac{C_{OUT} \times C_{OCC}}{I_0}}{(V_{VCCON} - V_{VCCOFF}) - 1V}$$
(20)

### VCC Start-Up Resistance, R<sub>1</sub>

Once the VCC capacitance is known, the start-up resistance from V<sub>BULK</sub> to achieve the turn-on time target can be determined.

$$R_{1} = \frac{\sqrt{2} \times V_{IN(max)}}{I_{START} + \frac{V_{VCCON} \times C_{VCC}}{T_{STR}}}$$
(21)

### **VSNS** Resistor Divider

The VSNS divider resistors determine the output voltage regulation point of the flyback converter, also the highside divider resistor ( $R_{AUX1}$ ) determines the line voltage at which the controller enables continuous GATE operation.  $R_{AUX1}$  is initially determined based on transformer auxiliary to primary turns ratio and desired input voltage operating threshold.

$$R_{AUX1} = \frac{V_{IN(run)} \times \sqrt{2}}{N_{PA} \times I_{VSNS(run)}}$$
(22)

The low-side VSNS pin resistor is selected based on desired V<sub>OUT</sub> regulation voltage.

$$R_{AUX2} = \frac{R_{AUX1} \times V_{VSNSR}}{N_{AS} \times (V_{OCV} + V_F) - V_{VSNSR}}$$
(23)

The TPS92315 can maintain tight constant-current regulation over input line by utilizing the line compensation feature. The line compensation resistor ( $R_{LC}$ ) value is determined by current flowing in  $R_{AUX1}$  and expected gate drive and MOSFET turn-off delay. Assume a 50 ns internal delay in the TPS92315.

$$R_{LC} = \frac{K_{LC} \times R_{AUX1} \times R_{ISNS} \times T_D \times N_{PA}}{L_P}$$
(24)



10-Dec-2020

## PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| TPS92315DBVR     | ACTIVE        | SOT-23       | DBV                | 6    | 3000           | RoHS & Green    | NIPDAU                               | Level-2-260C-1 YEAR  | -40 to 125   | T315                    | Samples |
| TPS92315DBVT     | ACTIVE        | SOT-23       | DBV                | 6    | 250            | RoHS & Green    | NIPDAU                               | Level-2-260C-1 YEAR  | -40 to 125   | T315                    | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <= 1000ppm threshold. Antimony trioxide based flame retardants must also meet the <= 1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



## PACKAGE OPTION ADDENDUM

10-Dec-2020

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

## TAPE AND REEL INFORMATION





## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All | dimensions are nominal |                 |                    |   |      |                          |                          |            |            |            |            |           |                  |
|------|------------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
|      | Device                 | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|      | TPS92315DBVR           | SOT-23          | DBV                | 6 | 3000 | 178.0                    | 9.0                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |
|      | TPS92315DBVT           | SOT-23          | DBV                | 6 | 250  | 178.0                    | 9.0                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |

TEXAS INSTRUMENTS

www.ti.com

## PACKAGE MATERIALS INFORMATION

24-Apr-2020



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS92315DBVR | SOT-23       | DBV             | 6    | 3000 | 180.0       | 180.0      | 18.0        |
| TPS92315DBVT | SOT-23       | DBV             | 6    | 250  | 180.0       | 180.0      | 18.0        |

# **DBV0006A**



# **PACKAGE OUTLINE**

SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.2. This drawing is subject to change without notice.3. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.25 per side.

- 4. Leads 1,2,3 may be wider than leads 4,5,6 for package orientation. 5. Refernce JEDEC MO-178.



# **DBV0006A**

# **EXAMPLE BOARD LAYOUT**

## SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# **DBV0006A**

# **EXAMPLE STENCIL DESIGN**

## SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (https://www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2021, Texas Instruments Incorporated